Floating Bulk Cascode Class-E Power Amplifier

被引:9
作者
Dehqan, A. R. [1 ]
Toofan, S. [1 ]
Lotfi, H. [2 ]
机构
[1] Univ Zanjan, Dept Elect & Comp Engn, Zanjan 4537138111, Iran
[2] Sharif Univ Technol, Dept Elect & Comp Engn, Tehran, Iran
关键词
Cascode topology; class-E; CMOS power amplifier (PA); PAE; threshold voltage; PAE;
D O I
10.1109/TCSII.2018.2867016
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, the switching behavior of the cascode topology is improved through the floating bulk (FB) technique. Although the cascode structure has the advantage of reducing voltage stress on transistors, its parasitic elements increase power loss. The FB technique has been proposed to alleviate the power loss in the cascode class-E PA topology which results in enhancement of power added efficiency (PAE). In this method, the bulk of the common-gate (CG) transistor is connected to the ground through a resistor. As a result, the parasitic capacitances between the drain and source of the CG transistor create a new path of current that accelerates charging of parasitic capacitance at the drain of the common-source (CS) transistor. This new current path speeds up on-to-off transition of the CG transistor. In addition, the threshold voltage of the CG device is increased during on and off transitions which lowers the drain-source voltage of the CS device. Concurrently, these two phenomena minimize the power loss in both CS and CG transistors. To demonstrate the functionality of the FB technique, a cascode class-E PA is implemented in a 0.18-mu m CMOS TSMC process at 1.8 GHz with 52% PAE and 27 dBm maximum output power.
引用
收藏
页码:537 / 541
页数:5
相关论文
共 10 条
[1]   5.3 GHz 42% PAE class-E power amplifier with 532 mW/mm2 power area density in 180 nm CMOS process [J].
Alsuraisry, H. ;
Wu, M. -H. ;
Huang, P. -S. ;
Tsai, J. -H. ;
Huang, T. -W. .
ELECTRONICS LETTERS, 2016, 52 (15) :1338-1339
[2]   A 29.5 dBm Class-E Outphasing RF Power Amplifier With Efficiency and Output Power Enhancement Circuits in 45nm CMOS [J].
Banerjee, Aritra ;
Hezar, Rahmi ;
Ding, Lei ;
Haroun, Baher .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (08) :1977-1988
[3]   A 30.5 dBm 48% PAE CMOS class-E PA with integrated balun for RF applications [J].
Brama, Riccardo ;
Larcher, Luca ;
Mazzanti, Andrea ;
Svelto, Francesco .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (08) :1755-1762
[4]   Analysis of a Class-E Power Amplifier With Shunt Filter for Any Duty Ratio [J].
Chen, Peng ;
Yang, Kai ;
Zhang, Tianliang .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (08) :857-861
[5]   Automatic 3D Design for Efficiency Optimization of a Class E Power Amplifier [J].
De Venuto, Daniela ;
Mezzina, Giovanni ;
Rabaey, Jan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (02) :201-205
[6]   Loss Mechanisms and Optimum Design Methodology for Efficient mm-Waves Class-E PAs [J].
El-Aassar, Omar ;
El-Nozahi, Mohamed ;
Ragai, Hani Fikry .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (06) :773-784
[7]   Analysis and design of class E power amplifier considering MOSFET parasitic input and output capacitances [J].
Hayati, Mohsen ;
Roshani, Sobhan ;
Kazimierczuk, Marian K. ;
Sekiya, Hiroo .
IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (05) :433-440
[8]  
Lee O., 2010, IEEE J SOLID-ST CIRC, V45, P2174
[9]   A 2.45-GHz+20-dBm Fast Switching Class-E Power Amplifier With 43% PAE and a 18-dB-Wide Power Range in 0.18-μm CMOS [J].
Li, Zhisheng ;
Torfs, Guy ;
Bauwelinck, Johan ;
Yin, Xin ;
Vandewege, Jan ;
Van Praet, Christophe ;
Spiessens, Peter ;
Tubbax, Huub ;
Stubbe, Frederic .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (04) :224-228
[10]   A common-gate switched 0.9-W class-E power amplifier with 41% PAE in 0.25-μm CMOS [J].
Yoo, C ;
Huang, QT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) :823-830