Implementation of a High Speed Low power DSP Co-Processor based on Clock gating and Vedic Mathematics

被引:0
作者
Vaidya, Rashmi S. [1 ]
Ingale, Vaibhav A. [1 ]
Phad, Amol [1 ]
Shingare, Pratibha [1 ]
机构
[1] Coll Engn, Elect & Telecommun Dept, Pune, Maharashtra, India
来源
2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1 | 2016年
关键词
Vedic multiplier; Combinational delay; Clock gating; Urdhva Tiryakbhyam;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a computational technique called "Vedic Mathematics" coupled with clock gating for designing a DSP co-processor that is fast as compared to other processors having conventional multiplier designs. A processor's speed is essentially determined by the speed of its multiplier and MAC blocks. In this paper we have designed a high-speed 16x16 bit multiplier. This architecture employs the process of vertical and crossed multiplication of the multiplier and multiplicand. The code for the proposed Vedic multiplier is written in Verilog HDL language followed by synthesis using EDA tool, Xilinx ISE 14.3. Finally, a comparison is made between Vedic and booth multiplier. As expected, the performance of proposed design is found slightly better in terms of area (FPGA resources). The delay analysis of Vedic versus Booth multiplier shows that Vedic method provides for faster execution speeds[1].
引用
收藏
页码:836 / 839
页数:4
相关论文
empty
未找到相关数据