CMOS High-Performance 5-2 and 6-2 Compressors for High-Speed Parallel Multipliers

被引:5
|
作者
Rahnamaei, Ali [1 ]
机构
[1] Islamic Azad Univ, Ardabil Branch, Dept Elect Engn, Ardebil, Iran
关键词
6-2; compressor; 5-2; multiplier; CMOS; high-speed;
D O I
10.33180/InfMIDEM2020.204
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, the design procedure for high-speed 5-2 and 6-2 compressors, along with their analysis, has been discussed. With the help of the combinational logic consisting of the 4 2 compressor and 3 2 counter blocks, a high performance structure for 6-2 compressor has been achieved, which shows significant speed improvement over previous architectures. The optimization has been carried out by reducing the carry rippling issue between the adjacent compressor structures. Also, the help of some modifications, the proposed 6-2 compressor will turn into a 5-2 compressor where the latency of the critical path has considerably been reduced, illustrating the superiority of designed circuits. The corresponding latencies of the proposed 5-2 and 6-2 structures are equal to 3.5 and 4 XOR logic gates, respectively, demonstrating speed boosting of 15% and 20% compared to the best-reported architectures. In addition, the power consumption and the transistor count of proposed circuits are have remained at a moderate level. Therefore, by considering the Power-Delay Product (PDP), our work will be a good choice for high-speed parallel multiplier design. Post layout simulation results based on TSMC 90nm standard CMOS process and 0.9V power supply have been presented to confirm the correct functionality of the implemented compressors. These results have also been used as a fair comparison infrastructure between the proposed works and redesignated architectures of the previously reported schemes.
引用
收藏
页码:115 / 123
页数:9
相关论文
共 50 条
  • [1] Very Fast, High-Performance 5-2 and 7-2 Compressors in CMOS Process for Rapid Parallel Accumulations
    Fathi, Amir
    Mashoufi, Behbood
    Azizian, Sarkis
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (06) : 1403 - 1412
  • [2] CMOS implementation of a new high speed 5-2 compressor for parallel accumulations
    Tohidi, Mohammad
    Abolhasani, Alireza
    Hadidi, Khayrollah
    Khoei, Abdollah
    IEICE ELECTRONICS EXPRESS, 2013, 10 (21):
  • [3] High-performance CMOS (4:2) compressors
    Pishvaie, Abdoreza
    Jaberipur, Ghassem
    Jahanian, Ali
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (11) : 1511 - 1525
  • [4] Novel Architectures for high-speed and low-power 3-2, 4-2 and 5-2 compressors
    Veeramachaneni, Sreehari
    Kirthi Krishna, M.
    Avinash, Lingamneni
    Puppala, Sreekanth Reddy
    Srinivas, M. B.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 324 - +
  • [5] Low-power high-performance CMOS 5-2 compressor with 58 transistors
    Balobas, D.
    Konofaos, N.
    ELECTRONICS LETTERS, 2018, 54 (05) : 278 - 280
  • [6] PARALLEL ARCHITECTURES FOR HIGH-SPEED MULTIPLIERS
    MADEN, B
    GUY, CG
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 142 - 145
  • [7] Low-power and High-performance 5:2 Compressors
    Najafi, Amir
    Najafi, Ardalan
    Mirzakuchaki, Sattar
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 33 - 37
  • [8] Design and performance analysis of an ultra-high-speed 5-2 compressor
    Fathi, Amir
    Ghasemi, Mir Majid
    Khoei, Abdollah
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (05) : 1576 - 1588
  • [9] High-speed bit-parallel systolic multipliers for a class of GF(2m)
    Lee, CY
    Lu, EH
    Jau-Yien
    2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 291 - 294
  • [10] High-speed modulo (2n+3) multipliers
    Li, Lei
    Zhou, Lu
    Zhou, Wanting
    IEICE ELECTRONICS EXPRESS, 2013, 10 (15):