A low on-resistance buried current path SOI p-channel LDMOS compatible with n-channel LDMOS

被引:3
|
作者
Zhou Kun [1 ]
Luo Xiao-Rong [1 ]
Fan Yuan-Hang [1 ]
Luo Yin-Chun [1 ]
Hu Xia-Rong [1 ]
Zhang Bo [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
基金
中国国家自然科学基金;
关键词
silicon-on-insulator; p-channel LDMOS; p-buried layer; breakdown voltage; ANALYTICAL-MODEL; VOLTAGE; FIELD;
D O I
10.1088/1674-1056/22/6/067306
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A novel low specific on-resistance (R-on,R-sp) silicon-on-insulator (SOI) p-channel lateral double-diffused metal-oxide semiconductor (pLDMOS) compatible with high voltage (HV) n-channel LDMOS (nLDMOS) is proposed. The pLDMOS is built in the N-type SOI layer with a buried P-type layer acting as a current conduction path in the on-state (BP SOI pLDMOS). Its superior compatibility with the HV nLDMOS and low voltage (LV) complementary metal-oxide semiconductor (CMOS) circuitry which are formed on the N-SOI layer can be obtained. In the off-state the P-buried layer built in the N-SOI layer causes multiple depletion and electric field reshaping, leading to an enhanced (reduced) surface field (RESURF) effect. The proposed BP SOI pLDMOS achieves not only an improved breakdown voltage (BV) but also a significantly reduced R-on,R-sp. The BV of the BP SOI pLDMOS increases to 319 V from 215 V of the conventional SOI pLDMOS at the same half cell pitch of 25 mu m, and R-on,R-sp decreases from 157 m Omega.cm(2) to 55 m Omega.cm(2). Compared with the PW SOI pLDMOS, the BP SOI pLDMOS also reduces the R-on,R-sp by 34% with almost the same BV.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Comparison between nonlinear characteristics of N-channel and P-channel FD SOI MOSFETs
    Conde, JE
    Cerdeira, A
    Flandre, D
    ICCDCS 2004: Fifth International Caracas Conference on Devices, Circuits and Systems, 2004, : 122 - 125
  • [32] Reducing specific on-resistance for a trench SOI LDMOS with L-shaped P/N pillars
    Guo, Jingwei
    Hu, Shengdong
    Wang, Jian'an
    Guo, Gang
    Liu, Chang
    Yang, Han
    Ran, Shenglong
    RESULTS IN PHYSICS, 2020, 18
  • [33] Low Specific On-resistance SOI LDMOS Device with P+P-top Layer in the Drift Region
    Yao, Jia-Fei
    Guo, Yu-Feng
    Xu, Guang-Ming
    Hua, Ting-Ting
    Lin, Hong
    Xiao, Jian
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (05) : 673 - 681
  • [34] A novel P-channel SOI LDMOS structure with non-depletion potential-clamped layer
    Li, Wei
    Zheng, Zhi
    Wang, Zhigang
    Li, Ping
    Fu, Xiaojun
    He, Zhengrong
    Liu, Fan
    Yang, Feng
    Xiang, Fan
    Liu, Luncai
    CHINESE PHYSICS B, 2017, 26 (01)
  • [35] Design of a 1200-V Thin-Silicon-Layer p-Channel SOI LDMOS Device
    Hu Sheng-Dong
    Zhang Ling
    Luo Xiao-Rong
    Zhang Bo
    Li Zhao-Ji
    Wu Li-Juan
    CHINESE PHYSICS LETTERS, 2011, 28 (12)
  • [36] A novel P-channel SOI LDMOS structure with non-depletion potential-clamped layer
    李威
    郑直
    汪志刚
    李平
    付晓君
    何峥嵘
    刘凡
    杨丰
    向凡
    刘伦才
    Chinese Physics B, 2017, 26 (01) : 470 - 474
  • [37] A low on-resistance triple RESURF SOI LDMOS with planar and trench gate integration
    罗小蓉
    姚国亮
    张正元
    蒋永恒
    周坤
    王沛
    王元刚
    雷天飞
    张云轩
    魏杰
    ChinesePhysicsB, 2012, 21 (06) : 564 - 568
  • [38] Experimental and Theoretical Analyses of the Electrical SOA of Rugged p-Channel LDMOS
    Podgaynaya, Alevtina
    Rudolf, Ralf
    Pogany, Dionyz
    Gornik, Erich
    Stecher, Matthias
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (12) : 1440 - 1442
  • [39] High-side N-channel LDMOS for a High Breakdown Voltage
    Sung, Kunsik
    Won, Taeyoung
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2011, 58 (05) : 1411 - 1416
  • [40] Back-Gate Effect on RON,sp and BV for Thin Layer SOI Field p-Channel LDMOS
    Zhou, Xin
    Qiao, Ming
    He, Yitao
    Wang, Zhuo
    Li, Zhaoji
    Zhang, Bo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (04) : 1098 - 1104