A 14.2 mW 2.55-to-3 GHz Cascaded PLL With Reference Injection and 800 MHz Delta-Sigma Modulator in 0.13 μm CMOS

被引:50
作者
Park, Dongmin [1 ]
Cho, SeongHwan [2 ]
机构
[1] Qualcomm Technol Inc, San Diego, CA 92121 USA
[2] Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305701, South Korea
关键词
Bang-bang; dual-pulse ring oscillator; fractional-N; frequency synthesizer; low-noise; PLL; reference injection; OSCILLATOR; DLL;
D O I
10.1109/JSSC.2012.2217856
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a low-noise cascaded PLL is proposed where an integer-N digital bang-bang PLL is used to multiply a 50 MHz reference to an 800 MHz clock that is fed to a Delta Sigma fractional-N PLL to generate 2.55-to-3 GHz output. In order to minimize the jitter of the 800 MHz clock, a reference injection scheme using dual-pulse ring oscillator is employed. Quantization noise from the delta-sigma modulator is suppressed without any noise cancellation techniques owing to the high operating frequency of the fractional-N PLL. Prototype implemented in 0.13 mu m CMOS process achieves the worst-case RMS jitter of 356 fs(rms) over 100 Hz to 40 MHz integration bandwidth, while consuming 14.2 mW from a 1.2 V supply. The worst-case fractional spur measured over 7 different chips is -53.9 dBc and the reference spur is -84 dBc.
引用
收藏
页码:2989 / 2998
页数:10
相关论文
共 19 条
[1]  
Ali T. A., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P466, DOI 10.1109/ISSCC.2011.5746400
[2]  
[Anonymous], 2012 IEEE ISSCC FEB
[3]   Reduced complexity 1-bit high-order digital delta-sigma modulator for low-voltage fractional-N frequency synthesis applications [J].
Bornoosh, B ;
Afzali-Kusha, A ;
Dehghani, R ;
Mehrara, M ;
Atarodi, SM ;
Nourani, M .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (05) :471-477
[4]  
Che-Fu Liang, 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P90, DOI 10.1109/ISSCC.2011.5746232
[5]  
Chih-Wei Yao, 2011, 2011 Symposium on VLSI Circuits. Digest of Technical Papers, P110
[6]   A low-power multiplying DLL for low-jitter multigigahertz clock generation in highly integrated digital chips [J].
Farjad-Rad, R ;
Dally, W ;
Ng, HT ;
Senthinathan, R ;
Lee, MJE ;
Rathi, R ;
Poulton, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1804-1812
[7]   A 2.2GHz Sub-Sampling PLL with 0.16psrms Jitter and-125dBc/Hz In-band Phase Noise at 700μW Loop-Components Power [J].
Gao, Xiang ;
Klumperink, Eric ;
Socci, Gerard ;
Bohsali, Mounir ;
Nauta, Bram .
2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, :139-+
[8]   Jitter Analysis and a Benchmarking Figure-of-Merit for Phase-Locked Loops [J].
Gao, Xiang ;
Klumperink, Eric A. M. ;
Geraedts, Paul F. J. ;
Nauta, Bram .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (02) :117-121
[9]   Low-Spur, Low-Phase-Noise Clock Multiplier Based on a Combination of PLL and Recirculating DLL With Dual-Pulse Ring Oscillator and Self-Correcting Charge Pump [J].
Gierkink, Sander L. J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) :2967-2976
[10]   A Low Jitter Programmable Clock Multiplier Based on a Pulse Injection-Locked Oscillator With a Highly-Digital Tuning Loop [J].
Helal, Belal M. ;
Hsu, Chun-Ming ;
Johnson, Kerwin ;
Perrott, Michael H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (05) :1391-1400