共 19 条
[1]
Ali T. A., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P466, DOI 10.1109/ISSCC.2011.5746400
[2]
[Anonymous], 2012 IEEE ISSCC FEB
[3]
Reduced complexity 1-bit high-order digital delta-sigma modulator for low-voltage fractional-N frequency synthesis applications
[J].
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS,
2005, 152 (05)
:471-477
[4]
Che-Fu Liang, 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P90, DOI 10.1109/ISSCC.2011.5746232
[5]
Chih-Wei Yao, 2011, 2011 Symposium on VLSI Circuits. Digest of Technical Papers, P110
[7]
A 2.2GHz Sub-Sampling PLL with 0.16psrms Jitter and-125dBc/Hz In-band Phase Noise at 700μW Loop-Components Power
[J].
2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2010,
:139-+