On the Use of Multiplanes on a 2D Mesh Network-on-Chip

被引:0
|
作者
Izu, Cruz [1 ]
机构
[1] Univ Adelaide, Sch Comp Sci, Adelaide, SA 5001, Australia
关键词
Network-on chip; replication; virtual channels; evaluation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Alike interconnection networks for parallel systems, Networks-on-chip (NoC) must provide high bandwidth and low latency, but they are further constrained by their on-chip power budget. Consequently, simple network topologies such as the 2D Mesh with shallow buffers and simple routing strategies such as dimensional order routing (DOR) have been widely used in order to achieve this goal. A low number of virtual channels could be used to eliminate head-of-line blocking and increase network throughput. Due to the spare routing area in deep submicron technology, another possibility is to replicate the simple network once or more times. This work compares and combines the two approaches, by considering the distribution of a fixed number of virtual channels over one or more multiplanes. A thorough evaluation of the possible 2D mesh network configurations under a range of workloads will show that, provided there is spare area, replicating the 2D mesh with 2 virtual channels results on the best power/performance trade-off.
引用
收藏
页码:276 / 286
页数:11
相关论文
共 50 条
  • [41] Fault Tolerant Mesh based Network-on-Chip Architecture
    Chatterjee, Navonil
    Chattopadhyay, Santanu
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 417 - 420
  • [42] Mesh-connected rings topology for network-on-chip
    Liu, You-Yao
    Gao, Meng
    Journal of China Universities of Posts and Telecommunications, 2013, 20 (05): : 30 - 36
  • [43] A Novel Optical Mesh Network-on-Chip for Gigascale Systems-on-Chip
    Gu, Huaxi
    Xu, Jiang
    Wang, Zheng
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1728 - +
  • [44] 3-D Mesh-Based Optical Network-on-Chip for Multiprocessor System-on-Chip
    Ye, Yaoyao
    Xu, Jiang
    Huang, Baihan
    Wu, Xiaowen
    Zhang, Wei
    Wang, Xuan
    Nikdast, Mahdi
    Wang, Zhehui
    Liu, Weichen
    Wang, Zhe
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 584 - 596
  • [45] GA-MMAS: an Energy-aware Mapping Algorithm for 2D Network-on-Chip
    Wu, Ning
    Mu, Yifeng
    Zhou, Fang
    Ge, Fen
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2011, VOL II, 2011, : 739 - 743
  • [46] A new congestion-aware routing algorithm in network-on-chip: 2D and 3D comparison
    Gaffour K.
    Benhaoua M.K.
    Benyamina A.H.
    Zahaf H.E.
    International Journal of Computers and Applications, 2023, 45 (01) : 27 - 35
  • [47] Analytical Performance Analysis of Mesh Network-on-Chip based on network calculus
    Moussa, Neila
    Tourki, Rached
    2013 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2013, : 325 - 329
  • [48] A Minimum-Path Mapping Algorithm for 2D Mesh Network on Chip Architecture
    Fen, Ge
    Ning, Wu
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1542 - 1545
  • [49] Energy and Throughput Analysis of Multicast Routing Algorithm for 2D Mesh Network on Chip
    Saravanakumar, U.
    Rangarajan, R.
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 144 - 151
  • [50] An Innovative Fault-Tolerant Method for 2-D Mesh-Based Network-on-Chip Routing
    Mohtashamzadeh, Mehdi
    Momeni, Ladan
    Rezazadeh, Arshin
    UKSIM FIFTH EUROPEAN MODELLING SYMPOSIUM ON COMPUTER MODELLING AND SIMULATION (EMS 2011), 2011, : 339 - 343