An adaptive cryptographic accelerator for IPsec on dynamically reconfigurable processor

被引:13
作者
Hasegawa, Y [1 ]
Abe, S [1 ]
Matsutani, H [1 ]
Amano, H [1 ]
Anjo, K [1 ]
Awashima, T [1 ]
机构
[1] Keio Univ, Grad Sch Sci & Technol, Yokohama, Kanagawa 2238522, Japan
来源
FPT 05: 2005 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS | 2005年
关键词
D O I
10.1109/FPT.2005.1568541
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a cryptographic accelerator for IPsec by using the NEC electronics' Dynamically Reconfigurable Processor (DRP). In our system, an embedded processor and DRP are integrated in a System-on-a-Chip (SoC) and multiple cryptographic tasks can be accelerated by DRP Moreover, the virtual hardware mechanism, which dynamically changes its configuration data set, is introduced to realize more tasks on DRP The evaluation results show that the through-put of each implemented cryptographic task outperformed a MIPS compatible embedded processor from 1.6 times to 7.8 times. In addition, it is shown that 80.7% of the run-time configuration overhead can be reduced by background configuration based on the double buffering method.
引用
收藏
页码:163 / 170
页数:8
相关论文
共 11 条
[1]  
*AES, 2001, FIPS PUBL AES, V197
[2]   Architecture and application of a dynamically reconfigurable hardware array for future mobile communication systems [J].
Alsolaim, A ;
Becker, J ;
Glesner, M ;
Starzyk, J .
2000 IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2000, :205-214
[3]  
AMANO H, 2004, P INT C FIELD PROGR, P464
[4]   Wrapper-based bus implementation techniques for performance improvement and cost reduction [J].
Anjo, K ;
Kamura, A ;
Motomura, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (05) :804-817
[5]  
[Anonymous], 2001, Information Security
[6]  
[Anonymous], MICROPROCESSOR F OCT
[7]   An adaptive cryptographic engine for IPSec architectures [J].
Dandalis, A ;
Prasanna, VK ;
Rolim, JDP .
2000 IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2000, :132-141
[8]  
*FIPS, 2002, FIPS PUB, V198
[9]  
Kent S., 1998, RFC 2401
[10]  
Ling X.-P., 1993, Proceedings IEEE Workshop on FPGAs for Custom Computing Machines (Cat. No.93TH0535-5), P33, DOI 10.1109/FPGA.1993.279481