Low-Cost and Low-Loss 3D Silicon Interposer for High Bandwidth Logic-to-Memory Interconnections without TSV in the Logic IC

被引:0
|
作者
Sundaram, Venky [1 ]
Chen, Qiao [1 ]
Suzuki, Yuya [1 ]
Kumar, Gokul [1 ]
Liu, Fuhan [1 ]
Tummala, Rao [1 ]
机构
[1] Georgia Inst Technol, Syst Packaging Res Ctr 3D, Atlanta, GA 30332 USA
来源
2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2012年
关键词
VIAS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design, fabrication and electrical characterization of a low loss and low cost non-traditional silicon interposer, demonstrating the high bandwidth chip-to-chip interconnection capability of the 3D silicon interposer, with equivalent or better performance than 3D ICs with TSVs, at a much lower cost. This scalable approach uses thin polycrystalline silicon in wafer or panel form, forms lower cost through-package-vias (TPVs) at fine pitch by special high throughput laser processes. The electrical performance is improved by thick polymer liners within the TPVs. Double side package processes for TPV metallization and RDL layers using dry film polymers and plating leads to significant cost reduction compared to single side TSV and BEOL wafer processes. Combined loss of 3mm long CPW lines and two TPVs in the low loss silicon interposer was demonstrated at less than 1dB at 10GHz. The fine pitch TPV capability and low loss of this non-traditional silicon interposer leads to 3D interposers with double side chips interconnected at equivalent bandwidth to wide bus I/O 3D ICs at a much lower cost and with better testability, thermal management and scalability.
引用
收藏
页码:292 / 297
页数:6
相关论文
共 50 条
  • [1] Low-Cost and TSV-free Monolithic 3D-IC with Heterogeneous Integration of Logic, Memory and Sensor Analogy Circuitry for Internet of Things
    Wu, Tsung-Ta
    Shen, Chang-Hong
    Shieh, Jia-Min
    Huang, Wen-Hsien
    Wang, Hsing-Hsiang
    Hsueh, Fu-Kuo
    Chen, Hisu-Chih
    Yang, Chih-Chao
    Hsieh, Tung-Ying
    Chen, Bo-Yuan
    Shiao, Yu-Shao
    Yang, Chao-Shun
    Huang, Guo-Wei
    Li, Kai-Shin
    Hsueh, Ting-Jen
    Chen, Chien-Fu
    Chen, Wei-Hao
    Yang, Fu-Liang
    Chang, Meng-Fan
    Yeh, Wen-Kuan
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [2] Investigation of Chip-to-Chip Interconnections for Memory-Logic Communication on 3D Interposer Technology
    Neve, C. Roda
    Ryckaert, J.
    Van der Plas, G.
    Detalle, M.
    Beyne, E.
    Pantano, N.
    Verhelst, M.
    2014 IEEE 18TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2014,
  • [3] Design Issues and Considerations for Low-Cost 3-D TSV IC Technology
    Van der Plas, Geert
    Limaye, Paresh
    Loi, Igor
    Mercha, Abdelkarim
    Oprins, Herman
    Torregiani, Cristina
    Thijs, Steven
    Linten, Dimitri
    Stucchi, Michele
    Katti, Guruprasad
    Velenis, Dimitrios
    Cherman, Vladimir
    Vandevelde, Bart
    Simons, Veerle
    De Wolf, Ingrid
    Labie, Riet
    Perry, Dan
    Bronckers, Stephane
    Minas, Nikolaos
    Cupac, Miro
    Ruythooren, Wouter
    Van Olmen, Jan
    Phommahaxay, Alain
    de ten Broeck, Muriel de Potter
    Opdebeeck, Ann
    Rakowski, Michal
    De Wachter, Bart
    Dehan, Morin
    Nelis, Marc
    Agarwal, Rahul
    Pullini, Antonio
    Angiolini, Federico
    Benini, Luca
    Dehaene, Wim
    Travaly, Youssef
    Beyne, Eric
    Marchal, Paul
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (01) : 293 - 307
  • [4] Low-Cost TSH (Through-Silicon Hole) Interposers for 3D IC Integration
    Lau, John H.
    Lee, Ching-Kuan
    Zhan, Chau-Jie
    Wu, Sheng-Tsai
    Chao, Yu-Lin
    Dai, Ming-Ji
    Tain, Ra-Min
    Chien, Heng-Chieh
    Chien, Chun-Hsien
    Cheng, Ren-Shin
    Huang, Yu-Wei
    Lee, Yuan-Chang
    Hsiao, Zhi-Cheng
    Tsai, Wen-Li
    Chang, Pai-Cheng
    Fu, Huan-Chun
    Cheng, Yu-Mei
    Liao, Li-Ling
    Lo, Wei-Chung
    Kao, Ming-Jer
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 290 - 296
  • [5] ISSCC: 3D integration panel, IMEC's low-cost TSV
    不详
    SOLID STATE TECHNOLOGY, 2010, 53 (04) : 10 - 11
  • [6] Monolithic integration of high capacitance (power/ground) and low capacitance (data) Through Silicon Vias (TSV) in 2.5D Through Silicon Interposer (TSI) and 3D IC Technology
    Katti, G.
    Weiliang, Y.
    Weerasekera, R.
    Fai, Chang Ka
    Dutta, R.
    Ho, S. W.
    Li, H. Y.
    Bhattacharya, S.
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 249 - 252
  • [7] Low Cost Fabrication of TSV-based Silicon Interposer Using Wet Chemical Etching and Its Application in 3D Packaging
    Ye, Jiaotuo
    Chen, Xiao
    Zhu, Chunsheng
    Luo, Le
    Xu, Gaowei
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 32 - 35
  • [8] 3D-Printed Low-Cost, Low-Loss Microwave Components up to 40 GHz
    Rohrdantz, Benjamin
    Rave, Christian
    Jacob, Arne F.
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2016,
  • [9] Low Slow-Wave Effect and Crosstalk for Low-Cost ABF-Coated TSVs in 3-D IC Interposer
    Chang, Yu-Jen
    Zheng, Tai-Yu
    Chuang, Hao-Hsiang
    Wang, Chuen-De
    Chen, Peng-Shu
    Kuo, Tzu-Ying
    Zhan, Chau-Jie
    Wu, Shih-Hsien
    Lo, Wei-Chung
    Lu, Yi-Chang
    Chiou, Yih-Peng
    Wu, Tzong-Lin
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1934 - 1938
  • [10] Ultra Low-Cost Through-Silicon Holes (TSHs) Interposers for 3D IC Integration SiPs
    Wu, Sheng-Tsai
    Lau, John H.
    Chien, Heng-Chieh
    Hung, Jui-Feng
    Dai, Ming-Ji
    Chao, Yu-Lin
    Tain, Ra-Min
    Lo, Wei-Chung
    Kao, Ming-Jer
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1618 - 1624