ThermoGater: Thermally-Aware On-Chip Voltage Regulation

被引:21
作者
Khatamifard, S. Karen [1 ]
Wang, Longfei [2 ]
Yu, Weize [2 ]
Koese, Selcuk [2 ]
Karpuzcu, Ulya R. [1 ]
机构
[1] Univ Minnesota, Minneapolis, MN 55455 USA
[2] Univ S Florida, Tampa, FL 33620 USA
来源
44TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA 2017) | 2017年
关键词
Power distribution; on-chip voltage regulation; thermal emergencies;
D O I
10.1145/3079856.3080250
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Tailoring the operating voltage to fine-grain temporal changes in the power and performance needs of the workload can effectively enhance power efficiency. Therefore, power-limited computing platforms of today widely deploy integrated (i.e., on-chip) voltage regulation which enables fast fine-grain voltage control. Voltage regulators convert and distribute power from an external energy source to the processor. Unfortunately, power conversion loss is inevitable and projected integrated regulator designs are unlikely to eliminate this loss even asymptotically. Reconfigurable power delivery by selective shut-down, i.e., gating, of distributed on-chip regulators in response to spatio-temporal changes in power demand can sustain operation at the minimum conversion loss. However, even the minimum conversion loss is sizable, and as conversion loss gets dissipated as heat, on-chip regulators can easily cause thermal emergencies due to their small footprint. Although reconfigurable distributed on-chip power delivery is emerging as a new design paradigm to enforce sustained operation at minimum possible power conversion loss, thermal implications have been overlooked at the architectural level. This paper hence provides a thermal characterization. We introduce ThermoGater, an architectural governor for a collection of practical, thermally-aware regulator gating policies to mitigate (if not prevent) regulator-induced thermal emergencies, which also consider potential implications for voltage noise. Practical ThermoGater policies can not only sustain minimum power conversion loss throughout execution effectively, but also keep the maximum temperature (thermal gradient) across chip within 0.6 degrees C (0.3 degrees C) on average in comparison to thermally-optimal oracular regulator gating, while the maximum voltage noise stays within 1.0% of the best case voltage noise profile.
引用
收藏
页码:120 / 132
页数:13
相关论文
共 45 条
  • [11] Godycki Waclaw, 2014, P ANN IEEE ACM INT S
  • [12] HASWELL: THE FOURTH-GENERATION INTEL CORE PROCESSOR
    Hammarlund, Per
    Martinez, Alberto J.
    Bajwa, Atiq A.
    Hill, David L.
    Hallnor, Erik
    Jiang, Hong
    Dixon, Martin
    Derr, Michael
    Hunsaker, Mikal
    Kumar, Rajesh
    Osborne, Randy B.
    Rajwar, Ravi
    Singhal, Ronak
    D'Sa, Reynold
    Chappell, Robert
    Kaushik, Shiv
    Chennupaty, Srinivas
    Jourdan, Stephan
    Gunther, Steve
    Piazza, Tom
    Burton, Ted
    [J]. IEEE MICRO, 2014, 34 (02) : 6 - 20
  • [13] Horowitz Mark, 2014, COMMUNICATION
  • [14] Jacobson Hans, 2015, P IEEE INT S HIGH PE
  • [15] Jiang JM, 2015, ISSCC DIG TECH PAP I, V58, P366, DOI 10.1109/ISSCC.2015.7063078
  • [16] Kim Seong Joong, 2015, P IEEE INT SOL STAT
  • [17] Kim W., 2008, P IEEE INT S HIGH PE
  • [18] Thermal Implications of On-Chip Voltage Regulation: Upcoming Challenges and Possible Solutions
    Koese, Selcuk
    [J]. 2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [19] Recent Thermal Management Techniques for Microprocessors
    Kong, Joonho
    Chung, Sung Woo
    Skadron, Kevin
    [J]. ACM COMPUTING SURVEYS, 2012, 44 (03)
  • [20] Kose Selcuk, 2014, IEEE J EMERGING SELE, V4