A 12-bit 250 MS/s pipeline ADC with 78 dB SFDR in 0.13-μm CMOS

被引:2
作者
Sun, Jie [1 ]
Wu, Jianhui [1 ]
机构
[1] Southeast Univ, Natl ASIC & Syst Engn Ctr, Nanjing, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
Pipeline ADC; bootstrap; capacitor; calibration; clock; reference; 14-BIT;
D O I
10.1080/00207217.2018.1440426
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12-bit 250MS/s pipeline ADC is presented and implemented in 0.13 mu m CMOS process. To reduce the load capacitance of each pipeline stage and save area, the inter-metal capacitors are adopted as input sampling capacitors of the comparators. A fully integrated reference buffer associated with a simulation scheme is proposed to improve the settling speed and PSRR of the differential reference voltage. To reduce the overall power a low cost foreground calibration for capacitor mismatches is employed. The single-stage telescopic with gain-boosting amplifiers and an improved bias is applied in each stage due to its high power efficiency. Additionally, the timing in the sampling phase is optimised to achieve high sampling linearity. Even harmonics induced by parasitic capacitance are analysed profoundly and mitigated at the level of layout. The measured SNDR and SFDR are 63 and 78 dB with 38.1MHz input, respectively, and remain 63 and 77 dB with Nyquist input. The ADC core area is 1.6mm(2) and consumes 165mW (reference buffer included, LVDS excluded) at 250MS/s under 1.3V.
引用
收藏
页码:1248 / 1260
页数:13
相关论文
共 47 条
[41]   A 12 bit 250 MS/s SAR ADC using level shifted pseudo bottom plates sampling for high conversion rate and wide input amplitude [J].
Zhao, Chao ;
Zhang, Hao ;
Shao, Jie ;
Shi, Can ;
Han, Dongyang ;
Pan, Chengyu ;
Tang, Xusheng .
MICROELECTRONICS JOURNAL, 2025, 157
[42]   A 12-Bit 1 GS/s RF Sampling Pipeline-SAR ADC With Harmonic Injecting Cross-Coupled Pair Achieving 7.5 fj/Conv-Step [J].
Fang, Liang ;
Wen, Xianshan ;
Fu, Tao ;
Gui, Ping .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (08) :3225-3236
[43]   Deterministic Dithering-Based 12-b 8-MS/s SAR ADC in 0.18-μm CMOS [J].
Konwar, Shruti ;
Roy, Harshit ;
Chiang, Shiuh-Hua Wood ;
Sahoo, Bibhu Datta .
IEEE SOLID-STATE CIRCUITS LETTERS, 2022, 5 :243-246
[44]   A 12 bit 1 GS/s Dual-Rate Hybrid DAC With an 8 GS/s Unrolled Pipeline Delta-Sigma Modulator Achieving > 75 dB SFDR Over the Nyquist Band [J].
Su, Shiyu ;
Tsai, Tu-I ;
Sharma, Praveen Kumar ;
Chen, Mike Shuo-Wei .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) :896-907
[45]   A12b, 40-MS/s, 4.1mW fully differential CBSC pipelined ADC in 0.18 μm CMOS [J].
Zamani, Majid ;
Jafarabadi-Ashtiani, Shahin ;
Dousti, Masoud ;
Naser-Moghadasi, Mohammad .
IEICE ELECTRONICS EXPRESS, 2010, 7 (23) :1714-1720
[46]   A 12b 50 MS/s 21.6 mW 0.18 μm CMOS ADC Maximally Sharing Capacitors and Op-Amps [J].
Lee, Kyung-Hoon ;
Kim, Kwang-Soo ;
Lee, Seung-Hoon .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (09) :2127-2136
[47]   A Design of 44.1 fJ/Conv-Step 12-Bit 80 ms/s Time Interleaved Hybrid Type SAR ADC With Redundancy Capacitor and On-Chip Time-Skew Calibration [J].
Verma, Deeksha ;
Rikan, Behnam S. ;
Shehzad, Khuram ;
Kim, Sung Jin ;
Khan, Danial ;
Kommangunta, Venkatesh ;
Shah, Syed Adil Ali ;
Pu, Younggun ;
Yoo, Sang-Sun ;
Hwang, Keum Cheol ;
Yang, Youngoo ;
Lee, Kang-Yoon .
IEEE ACCESS, 2021, 9 :133143-133155