共 47 条
[22]
A 3.66 μW 12-bit 1 MS/s SAR ADC with mismatch and offset foreground calibration
[J].
MICROELECTRONICS JOURNAL,
2021, 116
[23]
A 12-Bit 96Msample/s Double-Data-Rate (DDR) Pipeline ADC with Speed and Noise Optimization for CMOS Image Sensors
[J].
2014 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE, ELECTRONICS AND ELECTRICAL ENGINEERING (ISEEE), VOLS 1-3,
2014,
:1797-+
[25]
A 12-bit 20-MS/s SAR ADC with Improved Internal Clock Generator and SAR Controller
[J].
2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS),
2015,
[26]
A 1.2V Sample-and-Hold Circuit for 14-Bit 250MS/s Pipeline ADC in 65nm CMOS
[J].
BUSINESS, ECONOMICS, FINANCIAL SCIENCES, AND MANAGEMENT,
2012, 143
:507-514
[28]
A 12-bit 3 MS/s Asynchronous Comparator-Based Cyclic ADC with an Adjustable Threshold Voltage Comparator
[J].
2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC),
2018,
:84-87