A 12-bit 250 MS/s pipeline ADC with 78 dB SFDR in 0.13-μm CMOS

被引:2
作者
Sun, Jie [1 ]
Wu, Jianhui [1 ]
机构
[1] Southeast Univ, Natl ASIC & Syst Engn Ctr, Nanjing, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
Pipeline ADC; bootstrap; capacitor; calibration; clock; reference; 14-BIT;
D O I
10.1080/00207217.2018.1440426
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 12-bit 250MS/s pipeline ADC is presented and implemented in 0.13 mu m CMOS process. To reduce the load capacitance of each pipeline stage and save area, the inter-metal capacitors are adopted as input sampling capacitors of the comparators. A fully integrated reference buffer associated with a simulation scheme is proposed to improve the settling speed and PSRR of the differential reference voltage. To reduce the overall power a low cost foreground calibration for capacitor mismatches is employed. The single-stage telescopic with gain-boosting amplifiers and an improved bias is applied in each stage due to its high power efficiency. Additionally, the timing in the sampling phase is optimised to achieve high sampling linearity. Even harmonics induced by parasitic capacitance are analysed profoundly and mitigated at the level of layout. The measured SNDR and SFDR are 63 and 78 dB with 38.1MHz input, respectively, and remain 63 and 77 dB with Nyquist input. The ADC core area is 1.6mm(2) and consumes 165mW (reference buffer included, LVDS excluded) at 250MS/s under 1.3V.
引用
收藏
页码:1248 / 1260
页数:13
相关论文
共 45 条
  • [21] A 3.66 μW 12-bit 1 MS/s SAR ADC with mismatch and offset foreground calibration
    Zhang, Yizhen
    Cai, Jueping
    Li, Xinyu
    Zhang, Yuxin
    Su, Bowen
    MICROELECTRONICS JOURNAL, 2021, 116
  • [22] A 12-Bit 96Msample/s Double-Data-Rate (DDR) Pipeline ADC with Speed and Noise Optimization for CMOS Image Sensors
    Sheng Zhang
    Lin Xiaokang
    Ren, Guanjing
    Shao Pengzhi
    2014 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE, ELECTRONICS AND ELECTRICAL ENGINEERING (ISEEE), VOLS 1-3, 2014, : 1797 - +
  • [23] A 12-bit 75-MS/s pipelined ADC using open-loop residue amplification
    Murmann, B
    Boser, BE
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2040 - 2050
  • [24] A 12-bit 20-MS/s SAR ADC with Improved Internal Clock Generator and SAR Controller
    Li, Xuan
    Huang, Shuo
    Zhou, Jianjun
    Li, Xiaoyong
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [25] A 1.2V Sample-and-Hold Circuit for 14-Bit 250MS/s Pipeline ADC in 65nm CMOS
    Wang Xuan
    Li Fule
    Wu Bin
    BUSINESS, ECONOMICS, FINANCIAL SCIENCES, AND MANAGEMENT, 2012, 143 : 507 - 514
  • [26] A 12-bit 10 MS/s SAR ADC using the extended C-2C capacitor array
    Xu, Hui
    Duan, Yuhao
    Cao, Chao
    Zhao, Wei
    Gan, Zebiao
    Hu, Ke
    Guo, Haijun
    MICROELECTRONICS JOURNAL, 2023, 139
  • [27] A 12-bit 3 MS/s Asynchronous Comparator-Based Cyclic ADC with an Adjustable Threshold Voltage Comparator
    Yang, Han
    Kim, Sunkwon
    Kim, Taehoon
    Kim, Suhwan
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 84 - 87
  • [28] A 14 b 35 MS/s SAR ADC Achieving 75 dB SNDR and 99 dB SFDR With Loop-Embedded Input Buffer in 40 nm CMOS
    Kramer, Martin J.
    Janssen, Erwin
    Doris, Kostas
    Murmann, Boris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (12) : 2891 - 2900
  • [29] A 12-Bit 1-GS/s Pipelined ADC with a Novel Timing Strategy in 40-nm CMOS Process
    Xu, Fangyuan
    Guo, Xuan
    Li, Zeyu
    Jia, Hanbo
    Wu, Danyu
    Wu, Jin
    ELECTRONICS, 2023, 12 (04)
  • [30] A 12 bit 120 MS/s SHA-less pipeline ADC with capacitor mismatch error calibration
    Zhou, Zongkun
    Lin, Min
    Huang, Shuigen
    Wang, Ruoyu
    Dong, Yemin
    IEICE ELECTRONICS EXPRESS, 2018, 15 (13):