Logic-Path-and-Clock-Path-Aware At-Speed Scan Test Generation

被引:0
|
作者
Li, Fuqiang [1 ]
Wen, Xiaoqing [1 ]
Miyase, Kohei [1 ]
Holst, Stefan [1 ]
Kajihara, Seiji [1 ]
机构
[1] Kyushu Inst Technol, Iizuka, Fukuoka 8208502, Japan
关键词
at-speed scan testing; IR-drop; capture-power-safety; logic path; clock path; clock stretch; test quality;
D O I
10.1587/transfun.E99.A.2310
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Excessive IR-drop in capture mode during at-speed scan testing may cause timing errors for defect-free circuits, resulting in undue test yield loss. Previous solutions for achieving capture-power-safety adjust the switching activity around logic paths, especially long sensitized paths, in order to reduce the impact of IR-drop. However, those solutions ignore the impact of IR-drop on clock paths, namely test clock stretch; as a result, they cannot accurately achieve capture-power-safety. This paper proposes a novel scheme, called LP-CP-aware ATPG, for generating high-quality capture-power-safe at-speed scan test vectors by taking into consideration the switching activity around both logic and clock paths. This scheme features (1) LP-CP-aware path classification for characterizing long sensitized paths by considering the IR-drop impact on both logic and clock paths; (2) LP-CP-aware X-restoration for obtaining more effective X-bits by backtracing from both logic and clock paths; (3) LP-CP-aware X-filling for using different strategies according to the positions of X-bits in test cubes. Experimental results on large benchmark circuits demonstrate the advantages of LP-CP-aware ATPG, which can more accurately achieve capture-powersafety without significant test vector count inflation and test quality loss
引用
收藏
页码:2310 / 2319
页数:10
相关论文
共 14 条
  • [1] Logic/Clock-Path-Aware At-Speed Scan Test Generation for Avoiding False Capture Failures and Reducing Clock Stretch
    Asada, K.
    Wen, X.
    Holst, S.
    Miyase, K.
    Kajihara, S.
    Kochte, M. A.
    Schneider, E.
    Wunderlich, H. -J.
    Qian, J.
    2015 IEEE 24TH ASIAN TEST SYMPOSIUM (ATS), 2015, : 103 - 108
  • [2] Clock-Gating-Aware Low Launch WSA Test Pattern Generation for At-Speed Scan Testing
    Lin, Yi-Tsung
    Huang, Jiun-Lang
    Wen, Xiaoqing
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [3] Power-Aware Test Generation with Guaranteed Launch Safety for At-Speed Scan Testing
    Wen, X.
    Enokimoto, K.
    Miyase, K.
    Yamato, Y.
    Kochte, M. A.
    Kajihara, S.
    Girard, P.
    Tehranipoor, M.
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 166 - 171
  • [4] Critical-path-aware X-filling for effective IR-drop reduction in at-speed scan testing
    Wen, Xiaoqing
    Miyase, Kohei
    Suzuki, Tatsuya
    Kajihara, Seiji
    Ohsumi, Yuji
    Saluja, Kewal K.
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 527 - +
  • [5] An IR-Drop Aware Test Pattern Generator for Scan-Based At-Speed Testing
    Hou, Po-Fan
    Lin, Yi-Tsung
    Huang, Jiun-Lang
    Shih, Ann
    Conroy, Zoe F.
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 167 - 172
  • [6] On Achieving Capture Power Safety in At-Speed Scan-Based Logic BIST
    Tomita, Akihiro
    Wen, Xiaoqing
    Sato, Yasuo
    Kajihara, Seiji
    Miyase, Kohei
    Holst, Stefan
    Girard, Patrick
    Tehranipoor, Mohammad
    Wang, Laung-Terng
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2014, E97D (10): : 2706 - 2718
  • [7] Low Capture Switching Activity Test Generation for Reducing IR-Drop in At-Speed Scan Testing
    Xiaoqing Wen
    Kohei Miyase
    Tatsuya Suzuki
    Seiji Kajihara
    Laung-Terng Wang
    Kewal K. Saluja
    Kozo Kinoshita
    Journal of Electronic Testing, 2008, 24 : 379 - 391
  • [8] Low capture switching activity test generation for reducing IR-drop in at-speed scan testing
    Wen, Xiaoqing
    Miyase, Kohei
    Suzuki, Tatsuya
    Kajihara, Seiji
    Wang, Laung-Terng
    Saluja, Kewal K.
    Kinoshita, Kozo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (04): : 379 - 391
  • [9] A Physical-Location-Aware X-Filling Method for IR-Drop Reduction in At-Speed Scan Test
    Hsieh, Wen-Wen
    Chen, Shih-Liang
    Lin, I-Sheng
    Hwang, TingTing
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (02) : 289 - 298
  • [10] On Guaranteeing Capture Safety in At-Speed Scan Testing With Broadcast-Scan-Based Test Compression
    Enokimoto, Kazunari
    Wen, Xiaoqing
    Miyase, Kohei
    Huang, Jiun-Lang
    Kajihara, Seiji
    Wang, Laung-Terng
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : 279 - 284