Low Cost, High Performance, and High Reliability 2.5D Silicon Interposer

被引:0
|
作者
Sundaram, Venky [1 ]
Chen, Qiao [1 ]
Wang, Tao [1 ]
Lu, Hao [1 ]
Suzuki, Yuya [2 ]
Smet, Vanessa [1 ]
Kobayashi, Makoto [3 ]
Pulugurtha, Raj [1 ]
Tummala, Rao [1 ]
机构
[1] Georgia Inst Technol, Syst Packaging Res Ctr 3D, Atlanta, GA 30332 USA
[2] Zeon Corp, Kawasaki, Kanagawa, Japan
[3] Namics Corp, Niigata, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the first demonstration of polycrystalline silicon interposers with fine pitch through package vias (TPV), with less than 5 mu m RDL lithography at 50 mu m pitch copper microbump assembly. Silicon interposers with through silicon vias (TSV) and back end of line (BEOL) wiring offer compelling benefits for 2.5D and 3D system integration; however, they are limited by high cost and high electrical loss. The polycrystalline Si interposer with 100-200 mu m thick raw Si, obtained without any back-grind or polish, and double side processing, without the use of carriers, has the potential to reduce the cost of wafer-based Si interposers by 2x and up to 10x by scaling to large panels. Thick polymer liner reduces the electrical loss of TPVs dramatically, by an order of magnitude compared to TSVs with SiO2 liner. Initial reliability of TPVs at 150 mu m and 200 mu m pitch was demonstrated with daisy chains passing 1000 thermal cycles from -55 degrees C to 125 degrees C. The paper concludes with Cu-SnAg microbump assembly at 50um pitch onto panel Si interposers with Cu-polymer RDL routing at 4-5 mu m line lithography.
引用
收藏
页码:342 / 347
页数:6
相关论文
共 50 条
  • [31] Wet Etched Silicon Interposer for the 2.5D stacking of CMOS and Optoelectronic Dies
    Li, Chenhui
    Smalbrugge, Barry
    de Vries, Tjibbe
    Stabile, Ripalta
    Raz, Oded
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 504 - 509
  • [32] High-Speed and Low-Power 2.5D I/O Circuits for Memory-logic-integration by Through-Silicon Interposer
    Wang, Jiacheng
    Ma, Shunli
    Manoj, Sai P. D.
    Yu, Mingbin
    Weeraseker, Roshan
    Yu, Hao
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [33] Challenges and Approaches of 2.5D high density Flip chip interconnect on through mold interposer
    Lim, Sharon Pei-Siang
    Chong, Ser Choong
    Seit, Wen Wei
    Chai, Tai Chong
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 618 - 624
  • [34] Design and Demonstration of a 2.5-D Glass Interposer BGA Package for High Bandwidth and Low Cost
    Sawyer, Brett M. D.
    Suzuki, Yuya
    Furuya, Ryuta
    Nair, Chandrasekharan
    Huang, Ting-Chia
    Smet, Vanessa
    Panayappan, Kadappan
    Sundaram, Venky
    Tummala, Rao
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (04): : 552 - 562
  • [35] Development of 2.5D high density device on large ultra-thin active interposer
    Lim, Sharon Pei Siang
    Chidambaram, Vivek
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 247 - 252
  • [36] Thermal Analysis of Polymer 3D Printed Jet Impingement Coolers for High Performance 2.5D Si Interposer Packages
    Wei, T. -W.
    Oprins, H.
    Cherman, V.
    De Wolf, I.
    Van der Plas, G.
    Beyne, E.
    Baelmans, M.
    PROCEEDINGS OF THE 2019 EIGHTEENTH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM 2019), 2019, : 1243 - 1252
  • [37] Mitigation of Warpage for Large 2.5D through Silicon Interposer (TSI) Package Assembly
    Ding, Mian Zhi
    Chen, Zhaohui
    Lim, Sharon Pei Siang
    Rao, Vempati Srinivasa
    Lin, Jong-Kai
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [38] Boundary scan based interconnect testing design for silicon interposer in 2.5D ICs
    Deng, Libao
    Sun, Ning
    Fu, Ning
    INTEGRATION-THE VLSI JOURNAL, 2020, 72 : 171 - 182
  • [39] Thermal Performance of 2.5D Packaging with the Through Glass Via (TGV) Interposer
    Zhao, Jin
    Qin, Fei
    Chen, Zuohuan
    Yu, Daquan
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [40] Monolithic integration of high capacitance (power/ground) and low capacitance (data) Through Silicon Vias (TSV) in 2.5D Through Silicon Interposer (TSI) and 3D IC Technology
    Katti, G.
    Weiliang, Y.
    Weerasekera, R.
    Fai, Chang Ka
    Dutta, R.
    Ho, S. W.
    Li, H. Y.
    Bhattacharya, S.
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 249 - 252