Low Cost, High Performance, and High Reliability 2.5D Silicon Interposer

被引:0
|
作者
Sundaram, Venky [1 ]
Chen, Qiao [1 ]
Wang, Tao [1 ]
Lu, Hao [1 ]
Suzuki, Yuya [2 ]
Smet, Vanessa [1 ]
Kobayashi, Makoto [3 ]
Pulugurtha, Raj [1 ]
Tummala, Rao [1 ]
机构
[1] Georgia Inst Technol, Syst Packaging Res Ctr 3D, Atlanta, GA 30332 USA
[2] Zeon Corp, Kawasaki, Kanagawa, Japan
[3] Namics Corp, Niigata, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the first demonstration of polycrystalline silicon interposers with fine pitch through package vias (TPV), with less than 5 mu m RDL lithography at 50 mu m pitch copper microbump assembly. Silicon interposers with through silicon vias (TSV) and back end of line (BEOL) wiring offer compelling benefits for 2.5D and 3D system integration; however, they are limited by high cost and high electrical loss. The polycrystalline Si interposer with 100-200 mu m thick raw Si, obtained without any back-grind or polish, and double side processing, without the use of carriers, has the potential to reduce the cost of wafer-based Si interposers by 2x and up to 10x by scaling to large panels. Thick polymer liner reduces the electrical loss of TPVs dramatically, by an order of magnitude compared to TSVs with SiO2 liner. Initial reliability of TPVs at 150 mu m and 200 mu m pitch was demonstrated with daisy chains passing 1000 thermal cycles from -55 degrees C to 125 degrees C. The paper concludes with Cu-SnAg microbump assembly at 50um pitch onto panel Si interposers with Cu-polymer RDL routing at 4-5 mu m line lithography.
引用
收藏
页码:342 / 347
页数:6
相关论文
共 50 条
  • [21] Comparative Study of Transmission Lines Design for 2.5D Silicon Interposer
    Pan, Siming
    Achkir, Brice
    2013 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2013, : 312 - 316
  • [22] A Scalable and Reconfigurable 2.5D Integrated Multicore Processor on Silicon Interposer
    Lin, Jie
    Zhu, Shikai
    Yu, Zhiyi
    Xu, Dongjun
    Manoj, Sai P. D.
    Yu, Hao
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [23] Researchon Mechanical Behavior of Through silicon via of 2.5D Interposer
    Yang, Jun
    Yao, Quanbin
    Lin, Pengrong
    Xie, Xiaochen
    Lian, Binhao
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 913 - 918
  • [24] High-speed wafer-level TGV interposer for 2.5D CPO
    Ge, Chang
    Wang, Xinyi
    Du, Jiangbing
    Lin, Xiaozhong
    Lei, Ting
    Du, Luping
    He, Zuyuan
    OPTICS COMMUNICATIONS, 2025, 579
  • [25] A 2.5D integrated L band Receiver based on High resistivity Si interposer
    Ma, Shenglin
    Chai, Yuan
    Yan, Jun
    Cai, Han
    Hu, Liulin
    He, Shuwei
    Wang, Wei
    Chen, Jing
    Jin, Yufeng
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 74 - 77
  • [26] Design of test structures for electrical and reliability measurements in a 2.5D TSV interposer
    Wang, Huijuan
    Zhou, Jing
    Song, Chongshen
    Yu, Daquan
    Dai, Fengwei
    Guidotti, Daniel
    Song, Yang
    Jie, Pan
    Qiu Delong
    He Huimin
    Peng, Wu
    Du, Tianmin
    Cao, Liqiang
    Wan, Lixi
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 41 - 45
  • [27] Development of an Ultra High Density Electrical Interposer for 2.5D Co-Packaging of a Silicon Photonic MEMs Chip
    Mallik, Arun Kumar
    Lee, Jun Su
    Collins, Sean
    He, Xiyun
    Morrissey, Padraic E.
    O'Brien, Peter
    2023 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE, 3DIC, 2023,
  • [28] Thermal-Mechanical Analysis of TSV Array in 2.5D Silicon Interposer
    Zou, Bao
    Ren, Xingang
    Cai, Xueyuan
    Sun, Guoxing
    Cui, Yongxin
    Huang, Zhixiang
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [29] IO circuit design for 2.5D through-silicon-interposer interconnects
    Jawed, Syed Arsalan
    Afridi, Sohaib Saadat
    Anjum, Muhammad Arslan
    Khan, Khubaib
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (03) : 376 - 391
  • [30] Lithography Challenges for 2.5D Interposer Manufacturing
    Ruhmer, Klaus
    Cochet, Philippe
    McCleary, Roger
    Rogoff, Rich
    Roy, Rajiv
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 523 - 527