Low Cost, High Performance, and High Reliability 2.5D Silicon Interposer

被引:0
|
作者
Sundaram, Venky [1 ]
Chen, Qiao [1 ]
Wang, Tao [1 ]
Lu, Hao [1 ]
Suzuki, Yuya [2 ]
Smet, Vanessa [1 ]
Kobayashi, Makoto [3 ]
Pulugurtha, Raj [1 ]
Tummala, Rao [1 ]
机构
[1] Georgia Inst Technol, Syst Packaging Res Ctr 3D, Atlanta, GA 30332 USA
[2] Zeon Corp, Kawasaki, Kanagawa, Japan
[3] Namics Corp, Niigata, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the first demonstration of polycrystalline silicon interposers with fine pitch through package vias (TPV), with less than 5 mu m RDL lithography at 50 mu m pitch copper microbump assembly. Silicon interposers with through silicon vias (TSV) and back end of line (BEOL) wiring offer compelling benefits for 2.5D and 3D system integration; however, they are limited by high cost and high electrical loss. The polycrystalline Si interposer with 100-200 mu m thick raw Si, obtained without any back-grind or polish, and double side processing, without the use of carriers, has the potential to reduce the cost of wafer-based Si interposers by 2x and up to 10x by scaling to large panels. Thick polymer liner reduces the electrical loss of TPVs dramatically, by an order of magnitude compared to TSVs with SiO2 liner. Initial reliability of TPVs at 150 mu m and 200 mu m pitch was demonstrated with daisy chains passing 1000 thermal cycles from -55 degrees C to 125 degrees C. The paper concludes with Cu-SnAg microbump assembly at 50um pitch onto panel Si interposers with Cu-polymer RDL routing at 4-5 mu m line lithography.
引用
收藏
页码:342 / 347
页数:6
相关论文
共 50 条
  • [1] High Bandwidth Application on 2.5D IC Silicon Interposer
    Wang, Chen-Chao
    Cheng, Hung-Hsiang
    Chung, Ming-Feng
    Pan, Po-Chih
    Ho, Cheng-Yu
    Chiu, Chi-Tsung
    Hung, Chih-Pin
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 568 - 572
  • [2] Full Channel Simulation for High Speed 2.5D Package with Silicon Interposer
    Ping, Ye
    Wang, Zhi
    Liu, Xiaoyang
    Yu, Daquan
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 525 - +
  • [3] A Novel Low Cost, High Performance and Reliable Silicon Interposer
    Yazdani, Farhang
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [4] Silicon Optical Interposer for EPIC 2.5D Integration
    Thor, Lim Soon
    Yu, Li Hong
    Chinq, Jong Ming
    Ching, Eva Wai Leong
    Ang, Thomas Y. L.
    Rong, Ong Jun
    Kee, Phua Wee
    Gandhi, Alagappan
    Eng, Png Ching
    Guan, Lim Teck
    2020 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE (ACP) AND INTERNATIONAL CONFERENCE ON INFORMATION PHOTONICS AND OPTICAL COMMUNICATIONS (IPOC), 2020,
  • [5] Heterogeneous 2.5D integration on through silicon interposer
    Zhang, Xiaowu
    Lin, Jong Kai
    Wickramanayaka, Sunil
    Zhang, Songbai
    Weerasekera, Roshan
    Dutta, Rahul
    Chang, Ka Fai
    Chui, King-Jien
    Li, Hong Yu
    Ho, David Soon Wee
    Ding, Liang
    Katti, Guruprasad
    Bhattacharya, Suryanarayana
    Kwong, Dim-Lee
    APPLIED PHYSICS REVIEWS, 2015, 2 (02):
  • [6] High Bandwidth Interconnect Design Opportunities in 2.5D Through-Silicon Interposer (TSI)
    Weerasekera, Roshan
    Chang, Ka Fai
    Zhang, Songbai
    Katti, Guruprasad
    Li, Hong Yu
    Dutta, Rahul
    Cubillo, Joseph Romen
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 241 - 244
  • [7] Design, analysis and test of high-frequency interconnections in 2.5D package with silicon interposer
    任晓黎
    庞诚
    秦征
    平野
    姜峰
    薛恺
    刘海燕
    于大全
    Journal of Semiconductors, 2016, (04) : 117 - 123
  • [8] Design, analysis and test of high-frequency interconnections in 2.5D package with silicon interposer
    任晓黎
    庞诚
    秦征
    平野
    姜峰
    薛恺
    刘海燕
    于大全
    Journal of Semiconductors, 2016, 37 (04) : 117 - 123
  • [9] Design, analysis and test of high-frequency interconnections in 2.5D package with silicon interposer
    Ren Xiaoli
    Pang Cheng
    Qin Zheng
    Ping Ye
    Jiang Feng
    Xue Kai
    Liu Haiyan
    Yu Daquan
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (04)
  • [10] Integration Study of Die Strength and Various Bumping Volume and Reliability Performance on 2.5D Silicon Interposer Assembly
    Peng, Shih-Liang
    Huang, Chen-Yu
    Yang, Ming-Hsien
    Tseng, Stephen
    Lai, J. Y.
    Lu, Terren
    Chen, Hsien-Wen
    Chiu, Steve
    Chen, Stephen
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1 - 7