Design and Evaluation of Low-Complexity Radiation Hardened CMOS Latch for Double-Node Upset Tolerance

被引:50
作者
Guo, Jing [1 ]
Liu, Shanshan [2 ]
Zhu, Lei [3 ]
Lombardi, Fabrizio [2 ]
机构
[1] North Univ China, Sch Instrument & Elect, Taiyuan 030051, Peoples R China
[2] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
[3] Qiqihar Univ, Commun & Elect Engn Inst, Qiqihar 161006, Peoples R China
基金
中国国家自然科学基金;
关键词
Latches; Radiation hardening (electronics); Transistors; Redundancy; Hardware; Digital storage; Double-node upset; latch; radiation hardened; reliability; process variations; LOW-COST; HIGH-PERFORMANCE; LOW-POWER; SEU; MECHANISMS; CELL;
D O I
10.1109/TCSI.2020.2973676
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Double-node upsets induced by the charge sharing effects are emerging as a major reliability issue in nanometer latch design. Although the existing robust latches can provide a good tolerance for double-node upsets, the implementation of these hardened latches incurs in considerable hardware penalties in terms of delay, area, and power, because they rely on traditional hardening techniques such as space redundancy. In this paper, a novel low-complexity (with respect to hardware redundancy in terms of area, delay, and power) radiation hardened (RH) latch is proposed; this latch is based on the dual interlocked storage cell (DICE). Based on the radiation upset mechanism, in particular the upset polarity of the transient pulse, the proposed RH latch can effectively reduce the number of protected nodes (sensitive nodes), as well as the number of transistors, thus reducing circuit overhead. At the same, a single node upset in any sensitive node and a double-node upset in any sensitive node pair can be recovered, because at least two stable nodes can retain the values even when a double-node upset occurs. The results are based on mapping designs to TSMC 65 nm commercial CMOS process design kit (PDK) and demonstrate that the proposed RH latch incurs in significant reductions in terms of propagation delay, circuit area, and power-delay-area product (PDAP), compared with existing hardened latches. The tolerance functionality of the proposed latch is successfully validated by fault injection. In addition, the impact of variations and process corners is assessed using Monte Carlo (MC) simulation. The simulation results confirm that the proposed latch can also tolerate all upsets, even under extreme values of process variations.
引用
收藏
页码:1925 / 1935
页数:11
相关论文
共 39 条
[1]   Low-Power Soft Error Hardened Latch [J].
Alidash, Hossein Karimiyan ;
Oklobdzija, Vojin G. .
JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) :218-226
[2]   Laser Verification of Charge Sharing in a 90 nm Bulk CMOS Process [J].
Amusan, O. A. ;
Casey, M. C. ;
Bhuva, B. L. ;
McMorrow, D. ;
Gadlage, M. J. ;
Melinger, J. S. ;
Massengill, L. W. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (06) :3065-3070
[3]   Charge collection and charge sharing in a 130 nm CMOS technology [J].
Amusan, Oluwole A. ;
Witulski, Arthur F. ;
Massengill, Lloyd W. ;
Bhuva, Bharat L. ;
Fleming, Patrick R. ;
Alles, Michael L. ;
Sternberg, Andrew L. ;
Black, Jeffrey D. ;
Schrimpf, Ronald D. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) :3253-3258
[4]   Mitigation Techniques for Single-Event-Induced Charge Sharing in a 90-nm Bulk CMOS Process [J].
Amusan, Oluwole A. ;
Massengill, Lloyd W. ;
Baze, Mark P. ;
Bhuva, Bharat L. ;
Witulski, Arthur F. ;
Black, Jeffrey D. ;
Balasubramanian, Anupama ;
Casey, Megan C. ;
Black, Dolores A. ;
Ahlbin, Jonathan R. ;
Reed, Robert A. ;
McCurdy, Michael W. .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2009, 9 (02) :311-317
[5]  
[Anonymous], 2015, P INT MIDW S CIRC SY
[6]   Modeling of Single Event Transients With Dual Double-Exponential Current Sources: Implications for Logic Cell Characterization [J].
Black, Dolores A. ;
Robinson, William H. ;
Wilcox, Ian Z. ;
Limbrick, Daniel B. ;
Black, Jeffrey D. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (04) :1540-1549
[7]   Delay and Energy Analysis of SEU and SET-Tolerant Pipeline Latches and Flip-Flops [J].
Blum, Daniel R. ;
Delgado-Frias, Jose G. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (03) :1618-1628
[8]   ICARE On-Board SAC-C: More Than 8 Years of SEU and MCU, Analysis and Prediction [J].
Boatella, C. ;
Hubert, G. ;
Ecoffet, R. ;
Duzellier, S. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (04) :2000-2009
[9]   Benchmarking Ionizing Space Environment Models [J].
Bourdarie, S. ;
Inguimbert, C. ;
Standarovski, D. ;
Vaille, J. -R. ;
Sicard-Piet, A. ;
Falguere, D. ;
Ecoffet, R. ;
Poivey, C. ;
Lorfevre, E. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (08) :2023-2030
[10]   Upset hardened memory design for submicron CMOS technology [J].
Calin, T ;
Nicolaidis, M ;
Velazco, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) :2874-2878