Analytical Modeling for Prediction of Chip Package-level Thermal Performance

被引:0
|
作者
Liu, Tanya [1 ]
Iyengar, Madhusudan [2 ]
Malone, Chris [2 ]
Goodson, Kenneth E. [1 ]
机构
[1] Stanford Univ, Dept Mech Engn, Stanford, CA 94305 USA
[2] Google Inc, Mountain View, CA 94043 USA
关键词
electronics packaging; heat conduction; thermal management; TIMI/TIMII; HEAT-SOURCES; TEMPERATURE; CHALLENGES; SINKS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Performance growth in high power electronics has hit a thermal barrier. High total power dissipation requirements and the presence of localized hot spots are causing chips to exceed safe junction temperature limits, and thermally aware chip package design is crucial for ensuring reliable device operation. In this paper, an analytical model is developed as an early stage design tool to predict the thermal performance of various chip package configurations. The analytical model is based on existing multi-layered conduction models in literature and accurately predicts the maximum chip junction temperature for packages with spatially non-uniform power maps to within 1% of numerical results. The reduction in computational time per case and scripting capability for large batch simulations makes the analytical model a convenient tool for parametric studies. The model is used to predict the thermal performances of bare die and lidded packages for a wide range of thermal interface material properties, power map distributions, and system cooling technologies. Results show that bare die packages are more sensitive to changes in thermal interface material properties and power map spatial non-uniformities. For certain combinations of thermal interface materials, lidded packages may have equal or improved thermal performance over bare die packages.
引用
收藏
页码:254 / 261
页数:8
相关论文
共 50 条
  • [41] Package-Level Reconfiguration of RF Matching Networks Using SMD Components
    Yuan, Wen
    Walling, Jeffrey S.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (09) : 997 - 1001
  • [42] Thermal modeling for system-in-a-package based on embedded chip structure
    Chen, Liu
    Ekstrand, Lisa
    Liu, Johan
    POLYTRONIC 2005, PROCEEDINGS, 2005, : 224 - 227
  • [43] Thermal Modeling and Simulation of a Package-on-Package Embedded Micro Wafer Level Package (EMWLP) Structure at the Package and System-level
    Hoe, Yen Yi Germaine
    Choong, Chong Ser
    Rao, Vempati Srinivasa
    Sharma, Gaurav
    Zhang Xiaowu
    Pinjala, D.
    2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 285 - 291
  • [44] TSV and Cu-Cu Direct Bond Wafer and Package-Level Reliability
    Hummler, K.
    Sapp, B.
    Lloyd, J. R.
    Kruger, S.
    Olson, S.
    Park, S. B.
    Murray, B.
    Jung, D.
    Cain, S.
    Park, A.
    Ferrone, D.
    Ali, I.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 41 - 48
  • [45] A new thermal-fatigue life prediction model for wafer level chip scale package (WLCSP) solder joints
    Lau, JH
    Pan, SH
    Chang, C
    JOURNAL OF ELECTRONIC PACKAGING, 2002, 124 (03) : 212 - 220
  • [46] Application of package-level high-performance EMI shield material with a novel nozzleless spray coating technology
    Erickson, Stuart
    Sakaguchi, Mike
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1691 - 1696
  • [47] Correlation between package-level ball impact test and board-level drop test
    Yeh, CL
    Lai, YS
    Chang, HC
    Chen, TH
    PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 270 - 275
  • [48] Transient-induced latch-up test setup for wafer-level and package-level
    Bonfert, D.
    Gieser, H.
    Wolf, H.
    Frank, M.
    Konrad, A.
    Schulz, J.
    MICROELECTRONICS RELIABILITY, 2006, 46 (9-11) : 1629 - 1633
  • [49] Optimization for thermal and electrical performance for a flip-chip package using physical-neural network modeling
    Calmidi, VV
    Mahajan, RL
    47TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 1997 PROCEEDINGS, 1997, : 1163 - 1169
  • [50] Advances in magnetic microscopy for stacked-die and package-level fault isolation
    Gaudestad, JO
    Woods, SI
    Orozco, A
    Knauss, LA
    SOLID STATE TECHNOLOGY, 2004, 47 (12) : 55 - +