Analytical Modeling for Prediction of Chip Package-level Thermal Performance

被引:0
|
作者
Liu, Tanya [1 ]
Iyengar, Madhusudan [2 ]
Malone, Chris [2 ]
Goodson, Kenneth E. [1 ]
机构
[1] Stanford Univ, Dept Mech Engn, Stanford, CA 94305 USA
[2] Google Inc, Mountain View, CA 94043 USA
关键词
electronics packaging; heat conduction; thermal management; TIMI/TIMII; HEAT-SOURCES; TEMPERATURE; CHALLENGES; SINKS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Performance growth in high power electronics has hit a thermal barrier. High total power dissipation requirements and the presence of localized hot spots are causing chips to exceed safe junction temperature limits, and thermally aware chip package design is crucial for ensuring reliable device operation. In this paper, an analytical model is developed as an early stage design tool to predict the thermal performance of various chip package configurations. The analytical model is based on existing multi-layered conduction models in literature and accurately predicts the maximum chip junction temperature for packages with spatially non-uniform power maps to within 1% of numerical results. The reduction in computational time per case and scripting capability for large batch simulations makes the analytical model a convenient tool for parametric studies. The model is used to predict the thermal performances of bare die and lidded packages for a wide range of thermal interface material properties, power map distributions, and system cooling technologies. Results show that bare die packages are more sensitive to changes in thermal interface material properties and power map spatial non-uniformities. For certain combinations of thermal interface materials, lidded packages may have equal or improved thermal performance over bare die packages.
引用
收藏
页码:254 / 261
页数:8
相关论文
共 50 条
  • [1] Chip-Level and Package-Level Thermal Constraints in Power Semiconductor Switch Modules
    Shenai, Krishna
    2015 IEEE INTERNATIONAL WORKSHOP ON INTEGRATED POWER PACKAGING (IWIPP), 2015, : 79 - 82
  • [2] Novel Programmable Package-level Thermal Evaluation System
    Parameswaran, Suresh
    Refai-Ahmed, Gamal
    Ramalingam, Suresh
    Ang, Boon
    PROCEEDINGS OF THE 17TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM 2018), 2018, : 354 - 359
  • [3] Chip-level and package-level seamless interconnect technologies for advanced packaging
    Yamamichi, Shintaro
    Mori, Kentaro
    Kikuchi, Katsumi
    Murai, Hideya
    Ohshima, Daisuke
    Nakashima, Yoshiki
    Soejima, Koji
    Kawano, Masaya
    Murakami, Tomoo
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 825 - +
  • [4] Package-Level Thermal Management of a 3D Embedded Wafer Level Package
    Han, Yong
    Zheng, Boyu
    Choong, Chong Ser
    Jung, Boo Yang
    Zhang, Xiaowu
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 78 - 82
  • [5] Thermal aging reliability of package-level polymer optical waveguides
    Hegde, Shashikant G.
    Sitararnan, Suresh K.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2008, 31 (02): : 410 - 416
  • [6] JOINT DEVELOPMENT OF A PACKAGE-LEVEL THERMAL INTERFACE MATERIAL TEST SYSTEM
    Chen, Yanshu
    Pecavar, Stanley
    Gektin, Vadinn
    IPACK 2009: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2009, VOL 2, 2010, : 615 - 618
  • [7] Package-level analysis: Gaining momentum
    Hartfield, Cheryl
    Electronic Device Failure Analysis, 2004, 6 (01): : 46 - 47
  • [8] Modeling for Critical Design and Performance of Wafer Level Chip Scale Package
    Liu, Yong
    Qian, Qiuxiao
    Ring, Matt
    Kim, Jihwan
    Kinzer, Dan
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1174 - 1182
  • [9] Package-level integrated LTCC antenna for RF package application
    Wi, Sang-Kyuk
    Kim, Jin-Seok
    Kang, Nam-Kee
    Kim, Jun-Chul
    Yang, Hoon-Gee
    Kim, Young-Soo
    Yook, Jong-Gwan
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (01): : 132 - 141
  • [10] The Chip-Level and Package-Level Degradation of Cascode GaN Device Under Repetitive Power Cycling Stress
    Shi, Yijun
    Wu, Shan
    He, Zhiyuan
    Cai, Zongqi
    Cheng, Liye
    Rao, Yunliang
    Xiao, Qingzhong
    Chen, Yiqiang
    Lu, Guoguang
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2023, 11 : 426 - 431