Time-Mode Techniques for Fast-Locking Phase-Locked Loops

被引:0
|
作者
Jarrett-Amor, Durand [1 ]
Park, Young Jun [1 ]
Yuan, Fei [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON, Canada
来源
2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2016年
关键词
time-mode signal processing; time amplifiers; phase-locked loops; TO-DIGITAL CONVERTER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fast-locking phase-locked loop (PLL) with variable loop dynamics is proposed. The PLL employs a time amplifier (TA) with a variable gain to amplify the phase difference between the reference clock and the output of the voltage controlled oscillator (VCO). It operates by dynamically increasing the bandwidth of the PLL during locking state to speed up locking process and decreasing the bandwidth of the PLL in locked state to optimize the performance of the PLL. The insertion of the TA also reduces the time constant of the loop filter without sacrificing performance, thereby allowing the reduction of the resistance and capacitance of the loop filter subsequently their silicon and power consumption. The increased width of Up and Down pulses also enable the reduction of the current of the charge pump while achieving the same variation of the control voltage thereby lowering the power consumption. Two identical PLLs, one with the TA and the other without were designed in an IBM 0.13 mu m CMOS 1.2 V technology and analyzed using SpectreRF from Cadence Design Systems with BSIM4 device models. Both critically damped and under-damped cases were investigated. Simulation results demonstrate that in the critically damped case, the lock time of the PLL with the TA is 0.42 mu s while that without is 0.52 mu s. In the under damped case, the lock time of the PLL with the TA is 0.30 mu s while that without is 1.54 mu s.
引用
收藏
页码:1790 / 1793
页数:4
相关论文
共 50 条
  • [1] Fast Settling Phase-Locked Loops: A Comprehensive Survey of Applications and Techniques
    Ali, Zeeshan
    Paliwal, Pallavi
    Ahmad, Meraj
    Heidari, Hadi
    Gupta, Shalabh
    IEEE CIRCUITS AND SYSTEMS MAGAZINE, 2024, 24 (02) : 62 - 79
  • [2] CHAOS IN PHASE-LOCKED LOOPS
    CHOU, JH
    CHU, YH
    CHANG, S
    ELECTRONICS LETTERS, 1991, 27 (09) : 750 - 751
  • [3] Fast-Locking Phase Locked Loop Dominated by SMC at VCO Voltage Tuning End
    Pu, Hongping
    Yang, Shiyong
    Xiong, Xingzhong
    Liu, Yongchun
    He, Jian
    Zheng, Xiaoxia
    IEEE ACCESS, 2024, 12 : 112135 - 112143
  • [4] NONLINEAR CIRCUIT IN COMPLEX TIME - CASE OF PHASE-LOCKED LOOPS
    TANAKA, HA
    OISHI, S
    HORIUCHI, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1993, E76A (12) : 2055 - 2058
  • [5] Behavioral modeling phase-locked loops for mixed-mode simulation
    Antao, BAA
    ElTurky, FM
    Leonowich, RH
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1996, 10 (1-2) : 45 - 65
  • [6] PERFORMANCE ANALYSIS OF PHASE-LOCKED LOOPS IN THE FREQUENCY SEARCH MODE OF OPERATION
    HASAN, P
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (03): : 418 - 420
  • [7] Noise analysis of phase-locked loops
    Mehrotra, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2002, 49 (09) : 1309 - 1316
  • [8] An Improved Fast Acquisition Phase Frequency Detector for High Speed Phase-Locked Loops
    Zhang, Lei
    Wang, Zongmin
    Zhang, Tieliang
    Peng, Xinmang
    ADVANCES IN MATERIALS, MACHINERY, ELECTRONICS II, 2018, 1955
  • [9] Stability Analysis for Fast Settling Switched Digital Phase-Locked Loops (DPLLs)
    Ali, Zeeshan
    Paliwal, Pallavi
    Raj, Phani
    Anand, Deepak
    Pal, Debasattam
    Gupta, Shalabh
    IEEE CONTROL SYSTEMS LETTERS, 2023, 7 : 1393 - 1398
  • [10] Analysis and Design Techniques for Supply-Noise Mitigation in Phase-Locked Loops
    Arakali, Abhijith
    Gondi, Srikanth
    Hanumolu, Pavan Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (11) : 2880 - 2889