Steep Slope Silicon-on-Insulator Field Effect Transistor with Negative Capacitance: Analysis on Hysteresis

被引:1
作者
Ko, Eunah [1 ]
Shin, Jaemin [1 ]
Shin, Changhwan [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
基金
新加坡国家研究基金会;
关键词
Negative Capacitance; Silicon-on-Insulator; Hafnium Based Ferroelectric Capacitor; VOLTAGE; SOI;
D O I
10.1166/jnn.2019.16990
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
In recent 10 years, many studies have investigated/considered negative capacitance field effect transistor (NCFET) as future low-power device. In addition to the experimental demonstration of NC planar bulk MOSFET, the state-of-the-art 14 nm FinFET technology has adopted the benefits of using negative capacitance and therefore, the NC-FinFET is expected to be available in market. However, there is a lack of experimental study on NC Silicon-on-Insulator (SOI) FET, which should be another candidate for ultra-low-power device. To complement the lack of such studies, in this work, the experimental study on NCSOI device (e.g., the degree of hysteresis, steep switching characteristic, and so on) has been done with reliable 10 nm hafnium-based ferroelectric capacitor.
引用
收藏
页码:6128 / 6130
页数:3
相关论文
共 9 条
[1]   Adjusting the Operating Voltage of an Nanoelectromechanical Relay Using Negative Capacitance [J].
Choe, Kihun ;
Shin, Changhwan .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (12) :5270-5273
[2]   Negative Capacitance in Organic/Ferroelectric Capacitor to Implement Steep Switching MOS Devices [J].
Jo, Jaesung ;
Choi, Woo Young ;
Park, Jung-Dong ;
Shim, Jae Won ;
Yu, Hyun-Yong ;
Shin, Changhwan .
NANO LETTERS, 2015, 15 (07) :4553-4556
[3]   Negative Capacitance FinFET With Sub-20-mV/decade Subthreshold Slope and Minimal Hysteresis of 0.48 V [J].
Ko, Eunah ;
Lee, Jae Woo ;
Shin, Changhwan .
IEEE ELECTRON DEVICE LETTERS, 2017, 38 (04) :418-421
[4]   Vertical Tunnel FET: Design Optimization With Triple Metal-Gate Layers [J].
Ko, Eunah ;
Lee, Hyunjae ;
Park, Jung-Dong ;
Shin, Changhwan .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (12) :5030-5035
[5]  
LIM HK, 1984, IEEE T ELECTRON DEV, V31, P401
[6]  
Moore G. E., 2006, ELECTRONICS, V38, P114
[7]   Double-Gate Negative-Capacitance MOSFET With PZT Gate-Stack on Ultra Thin Body SOI: An Experimentally Calibrated Simulation Study of Device Performance [J].
Saeidi, Ali ;
Jazaeri, Farzan ;
Stolichnov, Igor ;
Ionescu, Adrian M. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (12) :4678-4684
[8]   Use of negative capacitance to provide voltage amplification for low power nanoscale devices [J].
Salahuddin, Sayeef ;
Dattat, Supriyo .
NANO LETTERS, 2008, 8 (02) :405-410
[9]   Analysis on the Operation of Negative Differential Resistance FinFET With Pb(Zr0.52Ti0.48)O3 Threshold Selector [J].
Shin, Jaemin ;
Ko, Eunah ;
Shin, Changhwan .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (01) :19-22