Device Scaling Considerations for Nanophotonic CMOS Global Interconnects

被引:36
|
作者
Manipatruni, Sasikanth [1 ]
Lipson, Michal [2 ,3 ]
Young, Ian A. [1 ]
机构
[1] Intel Corp, Components Res, Hillsboro, OR 97124 USA
[2] Cornell Univ, Sch Elect & Comp Engn, Ithaca, NY 14850 USA
[3] Kavli Inst Cornell, Ithaca, NY 14853 USA
关键词
Coupled resonators; integrated optics devices; integrated optoelectronic circuits; switching; SILICON ELECTROOPTIC SWITCH; HIGH-SPEED; WAVE-GUIDES; LOW-POWER; BANDWIDTH; PHOTODETECTORS; ELECTRONICS; TRANSCEIVER; TECHNOLOGY; COMPACT;
D O I
10.1109/JSTQE.2013.2239262
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We introduce an analytical framework to understand the path for scaling nanophotonic interconnects to meet the energy and footprint requirements of CMOS global interconnects. We derive the device requirements for sub-100 fJ/cm/bit interconnects including tuning power, serialization-deserialization energy, and optical insertion losses. Using CMOS with integrated nanophotonics as an example platform, we derive the energy/bit, linear, and areal bandwidth density of optical interconnects. We also derive the targets for device performance which indicate the need for continued improvements in insertion losses (<8 dB), laser efficiency, operational speeds (>40 Gb/s), tuning power (<100 mu W/nm), serialization-deserialization (<10 fJ/bit/Operation), and necessity for spectrally selective devices with wavelength multiplexing (>6 channels).
引用
收藏
页数:9
相关论文
共 50 条
  • [21] Source/drain technologies for the scaling of nanoscale CMOS device
    Song, Yi
    Zhou, Huajie
    Xu, Qiuxia
    SOLID STATE SCIENCES, 2011, 13 (02) : 294 - 305
  • [22] New materials and device structures needed for CMOS scaling
    Class, W
    Jackson, M
    SOLID STATE TECHNOLOGY, 2004, 47 (01) : 34 - +
  • [23] CMOS device scaling beyond 100nm
    Song, S
    Yi, JH
    Kim, WS
    Lee, JS
    Fujihara, K
    Kang, HK
    Moon, JT
    Lee, MY
    INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, : 235 - 238
  • [24] CMOS Scaling by Nanosheet Device Architectures and Backside Engineering
    Horiguchi, N.
    Mertens, H.
    Ritzenthaler, R.
    Subramanian, S.
    Weckx, P.
    Schuddinck, P.
    Veloso, A.
    Yang, S.
    Serbulova, K.
    Ryckaert, J.
    2024 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI TSA, 2024,
  • [25] Impact of CMOS device scaling in ASICs on radiation immunity
    Ragaie, H
    Kayed, S
    FIRST EGYPTIAN WORKSHOP ON ADVANCEMENTS OF ELECTRONIC DEVICES (EWAED), 2002, : 17 - +
  • [26] Nanophotonic devices and systems to enable optical interconnects
    Plant, D. V.
    OPTOELECTRONIC INTEGRATED CIRCUITS IX, 2007, 6476
  • [27] Nanophotonic devices and systems to enable optical interconnects
    Plant, D. V.
    PHOTONICS PACKAGING, INTEGRATION, AND INTERCONNECTS VII, 2007, 6478 : XXXI - XXXIX
  • [28] CMOS device noise considerations for terabit lightwave systems
    Dronavalli, S
    Jindal, RP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (04) : 623 - 630
  • [29] Device, Circuit, and System Considerations for 60 GHz CMOS
    Niknejad, Ali M.
    Adabi, Ehsan
    Heydari, Babak
    Bohsali, Mounir
    Afshar, Bagher
    Chowdhury, Debopriyo
    Reynaert, Patrick
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (02) : 350 - 359
  • [30] A Method to Reduce the Design Complexity of Nanophotonic Interconnects
    Zohrei, Shayan
    Alsalem, Bayan
    Le Beux, Sebastien
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,