Device Scaling Considerations for Nanophotonic CMOS Global Interconnects

被引:36
|
作者
Manipatruni, Sasikanth [1 ]
Lipson, Michal [2 ,3 ]
Young, Ian A. [1 ]
机构
[1] Intel Corp, Components Res, Hillsboro, OR 97124 USA
[2] Cornell Univ, Sch Elect & Comp Engn, Ithaca, NY 14850 USA
[3] Kavli Inst Cornell, Ithaca, NY 14853 USA
关键词
Coupled resonators; integrated optics devices; integrated optoelectronic circuits; switching; SILICON ELECTROOPTIC SWITCH; HIGH-SPEED; WAVE-GUIDES; LOW-POWER; BANDWIDTH; PHOTODETECTORS; ELECTRONICS; TRANSCEIVER; TECHNOLOGY; COMPACT;
D O I
10.1109/JSTQE.2013.2239262
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We introduce an analytical framework to understand the path for scaling nanophotonic interconnects to meet the energy and footprint requirements of CMOS global interconnects. We derive the device requirements for sub-100 fJ/cm/bit interconnects including tuning power, serialization-deserialization energy, and optical insertion losses. Using CMOS with integrated nanophotonics as an example platform, we derive the energy/bit, linear, and areal bandwidth density of optical interconnects. We also derive the targets for device performance which indicate the need for continued improvements in insertion losses (<8 dB), laser efficiency, operational speeds (>40 Gb/s), tuning power (<100 mu W/nm), serialization-deserialization (<10 fJ/bit/Operation), and necessity for spectrally selective devices with wavelength multiplexing (>6 channels).
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Technology and device scaling considerations for CMOS imagers
    IBM Thomas J. Watson Research Cent, Yorktown Heights, United States
    IEEE Trans Electron Devices, 12 (2131-2142):
  • [2] Technology and device scaling considerations for CMOS imagers
    Wong, HS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (12) : 2131 - 2142
  • [3] CMOS image sensors - Recent advances and device scaling considerations
    Wong, HSP
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 201 - 204
  • [4] Resistive Switching Random Access Memory - Materials, Device, Interconnects, and Scaling Considerations
    Wu, Yi
    Liang, Jiale
    Yu, Shimeng
    Guan, Ximeng
    Wong, H. -S. Philip
    2012 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2012, : 16 - 21
  • [5] Considerations for Ultimate CMOS Scaling
    Kuhn, Kelin J.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (07) : 1813 - 1828
  • [6] CMOS devices - Device scaling
    Chan, M.
    Inoue, Y.
    Technical Digest - International Electron Devices Meeting, 2000,
  • [7] Approximate Nanophotonic Interconnects
    Lee, Jaechul
    Killian, Cedric
    Le Beux, Sebastien
    Chillet, Daniel
    PROCEEDINGS OF THE 13TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS'19), 2019,
  • [8] Low voltage CMOS Active Pixel Sensor design methodology with device scaling considerations
    Shen, C
    Xu, C
    Weiquan
    Huang, R
    Chan, M
    PROCEEDINGS 2001 IEEE HONG KONG ELECTRON DEVICES MEETING, 2001, : 21 - 24
  • [9] Scaling beyond conventional CMOS device
    Ieong, M
    Doris, B
    Kedzierski, J
    Ren, ZB
    Rim, K
    Yang, M
    Shang, HL
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 31 - 34
  • [10] OPTIMIZATION AND SCALING OF CMOS-BIPOLAR DRIVERS FOR VLSI INTERCONNECTS
    DELOSSANTOS, HJ
    HOEFFLINGER, B
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (11) : 1722 - 1730