Scalable Digital CMOS Comparator Using a Parallel Prefix Tree

被引:23
作者
Abdel-Hafeez, Saleh [1 ]
Gordon-Ross, Ann [2 ]
Parhami, Behrooz [3 ]
机构
[1] Jordan Univ Sci & Technol, Irbid 22110, Jordan
[2] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
[3] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
基金
美国国家科学基金会;
关键词
High-speed arithmetic; high-speed wide-bit comparator architecture; parallel prefix tree structure; HIGH-PERFORMANCE; DYNAMIC LOGIC;
D O I
10.1109/TVLSI.2012.2222453
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a new comparator design featuring wide-range and high-speed operation using only conventional digital CMOS cells. Our comparator exploits a novel scalable parallel prefix structure that leverages the comparison outcome of the most significant bit, proceeding bitwise toward the least significant bit only when the compared bits are equal. This method reduces dynamic power dissipation by eliminating unnecessary transitions in a parallel prefix structure that generates the N-bit comparison result after inverted right perpendicularlog(4) Ninverted left perpendicular + inverted right perpendicularlog(16) Ninverted left perpendicular + 4 CMOS gate delays. Our comparator is composed of locally interconnected CMOS gates with a maximum fan-in and fan-out of five and four, respectively, independent of the comparator bitwidth. The main advantages of our design are high speed and power efficiency, maintained over a wide range. Additionally, our design uses a regular reconfigurable VLSI topology, which allows analytical derivation of the input-output delay as a function of bitwidth. HSPICE simulation for a 64-b comparator shows a worst case input-output delay of 0.86 ns and a maximum power dissipation of 7.7 mW using 0.15-mu m TSMC technology at 1 GHz.
引用
收藏
页码:1989 / 1998
页数:10
相关论文
共 42 条
[1]  
Abdel-Hafeez S., U.S. Patent, Patent No. 6265899
[2]  
Abramovici M., 1990, DIGITAL SYSTEMS TEST
[3]  
[Anonymous], 2010, COMPUTER ARITHMETIC
[4]  
[Anonymous], 2008, HIGH LEVEL SYNTHESIS
[5]  
[Anonymous], 1999, SN7485 4 BIT MAGN CO
[6]  
[Anonymous], 2002, 0 15 MUM CMOS ASIC P
[7]  
[Anonymous], 2010, CAD ONL DOC
[8]  
BELLAOUR A, 1995, LOW POWER DIGITAL VL
[9]   Limited switch dynamic logic circuits for high-speed low-power circuit design [J].
Belluomini, W ;
Jamsek, D ;
Martin, AK ;
McDowell, C ;
Montoye, RK ;
Ngo, HC ;
Sawada, J .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (2-3) :277-286
[10]   Multilevel reverse most-significant carry computation [J].
Bruguera, JD ;
Lang, T .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (06) :959-962