Thulium Silicate Interfacial Layer for Scalable High-k/Metal Gate Stacks

被引:23
作者
Litta, Eugenio Dentoni [1 ]
Hellstrom, Per-Erik [1 ]
Henkel, Christoph [1 ]
Ostling, Mikael [1 ]
机构
[1] KTH Royal Inst Technol, Sch Informat & Commun Technol, S-16440 Kista, Sweden
基金
欧洲研究理事会;
关键词
High-k; interfacial layer (IL); scaled EOT; thulium; TmSiO; HIGH-K; FILMS; DIELECTRICS;
D O I
10.1109/TED.2013.2275744
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Interfacial layer (IL) control in high-k/metal gate stacks is crucial in achieving good interface quality, mobility, and reliability. A process is developed for the formation of a thulium silicate IL that can be integrated as a replacement for conventional chemical oxide ILs in gate-last high-k/metal gate CMOS process. A straightforward process integration scheme for thulium silicate IL is demonstrated, based on self-limiting silicate formation in inert gas atmosphere and with good selectivity of the etching step. The thulium silicate IL is shown to provide 0.25 +/- 0.15 nm equivalent oxide thickness of the IL while preserving excellent electrical quality of the interface with Si. An interface state density similar to 0.7-2x10(11) cm(-2)eV(-1) was obtained at flat-band condition, and the nFET and pFET subthreshold slopes were 70 mV/dec. The inversion layer mobility was 20% higher than for the reference SiOx/HfO2 gate stack. Specifically, the measured mobility values were 230 cm(2)/Vs for nFET and 60 cm(2)/Vs for pFET devices, at an inversion charge density of 10(13) cm(-2) and at a total capacitance equivalent thickness of 1.6 nm.
引用
收藏
页码:3271 / 3276
页数:6
相关论文
共 50 条
  • [31] 1/f Noise in Drain and Gate Current of MOSFETs With High-k Gate Stacks
    Magnone, P.
    Crupi, F.
    Giusi, G.
    Pace, C.
    Simoen, E.
    Claeys, C.
    Pantisano, L.
    Maji, D.
    Rao, V. Ramgopal
    Srinivasan, P.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2009, 9 (02) : 180 - 189
  • [32] High-mobility dual metal gate MOS transistors with high-k gate dielectrics
    Takahashi, K
    Manabe, K
    Morioka, A
    Ikarashi, T
    Yoshihara, T
    Watanabe, H
    Tatsumi, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2210 - 2213
  • [33] Improvement of Capacitance Equivalent Thickness, Leakage Current, and Interfacial State Density Based on Crystallized High-K Dielectrics/Nitrided Buffer Layer Gate Stacks
    Huang, Jhih-Jie
    Huang, Li-Tien
    Tsai, Meng-Chen
    Lee, Min-Hung
    Chen, Miin-Jang
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2013, 2 (12) : P524 - P528
  • [34] Charge trapping in ultrathin hafnium silicate/metal gate stacks
    Srinivasan, P
    Chowdhury, NA
    Misra, D
    IEEE ELECTRON DEVICE LETTERS, 2005, 26 (12) : 913 - 915
  • [35] Silicon Interfacial Passivation Layer Chemistry for High-k/InP Interfaces
    Dong, Hong
    Cabrera, Wilfredo
    Qin, Xiaoye
    Brennan, Barry
    Zhernokletov, Dmitry
    Hinkle, Christopher L.
    Kim, Jiyoung
    Chabal, Yves J.
    Wallace, Robert M.
    ACS APPLIED MATERIALS & INTERFACES, 2014, 6 (10) : 7340 - 7345
  • [36] Detection of electron trap generation due to constant voltage stress on high-k gate stacks
    Young, C. D.
    Nadkarni, S.
    Heh, D.
    Harris, H. R.
    Choi, R.
    Peterson, J. J.
    Sim, J. H.
    Krishnan, S. A.
    Barnett, J.
    Vogel, E.
    Lee, B. H.
    Zeitzoff, P.
    Brown, G. A.
    Bersuker, G.
    2006 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 44TH ANNUAL, 2006, : 169 - +
  • [37] Recovery of the MOSFET and Circuit Functionality After the Dielectric Breakdown of Ultrathin High-k Gate Stacks
    Crespo-Yepes, A.
    Martin-Martinez, J.
    Rothschild, A.
    Rodriguez, R.
    Nafria, M.
    Aymerich, X.
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (06) : 543 - 545
  • [38] Spectroscopic ellipsometry characterization of high-k gate stacks with Vt shift layers
    Di, Ming
    Bersch, Eric
    Clark, Robert
    Consiglio, Steven
    Leusink, Gert
    Diebold, Alain C.
    THIN SOLID FILMS, 2011, 519 (09) : 2889 - 2893
  • [39] The role of the interfaces in the 1/f noise of MOSFETs with high-k gate stacks
    Crupi, F.
    Magnone, P.
    Simoen, E.
    Mercha, A.
    Pantisano, L.
    Giusi, G.
    Pace, C.
    Claeys, C.
    SILICON NITRIDE, SILICON DIOXIDE, AND EMERGING DIELECTRICS 10, 2009, 19 (02): : 87 - +
  • [40] Key technologies for dual high-k and dual metal gate integration
    Li, Yong-Liang
    Xu, Qiu-Xia
    Wang, Wen-Wu
    CHINESE PHYSICS B, 2018, 27 (09)