Thulium Silicate Interfacial Layer for Scalable High-k/Metal Gate Stacks

被引:23
|
作者
Litta, Eugenio Dentoni [1 ]
Hellstrom, Per-Erik [1 ]
Henkel, Christoph [1 ]
Ostling, Mikael [1 ]
机构
[1] KTH Royal Inst Technol, Sch Informat & Commun Technol, S-16440 Kista, Sweden
基金
欧洲研究理事会;
关键词
High-k; interfacial layer (IL); scaled EOT; thulium; TmSiO; HIGH-K; FILMS; DIELECTRICS;
D O I
10.1109/TED.2013.2275744
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Interfacial layer (IL) control in high-k/metal gate stacks is crucial in achieving good interface quality, mobility, and reliability. A process is developed for the formation of a thulium silicate IL that can be integrated as a replacement for conventional chemical oxide ILs in gate-last high-k/metal gate CMOS process. A straightforward process integration scheme for thulium silicate IL is demonstrated, based on self-limiting silicate formation in inert gas atmosphere and with good selectivity of the etching step. The thulium silicate IL is shown to provide 0.25 +/- 0.15 nm equivalent oxide thickness of the IL while preserving excellent electrical quality of the interface with Si. An interface state density similar to 0.7-2x10(11) cm(-2)eV(-1) was obtained at flat-band condition, and the nFET and pFET subthreshold slopes were 70 mV/dec. The inversion layer mobility was 20% higher than for the reference SiOx/HfO2 gate stack. Specifically, the measured mobility values were 230 cm(2)/Vs for nFET and 60 cm(2)/Vs for pFET devices, at an inversion charge density of 10(13) cm(-2) and at a total capacitance equivalent thickness of 1.6 nm.
引用
收藏
页码:3271 / 3276
页数:6
相关论文
共 50 条
  • [21] Channel Hot-Carrier degradation in short channel devices with high-k/metal gate stacks
    Amat, E.
    Kauerauf, T.
    Degraeve, R.
    Rodriguez, R.
    Nafria, M.
    Aymerich, X.
    Groeseneken, G.
    PROCEEDINGS OF THE 2009 SPANISH CONFERENCE ON ELECTRON DEVICES, 2009, : 238 - +
  • [22] Interfacial layer dependence of High-K gate stack based Conventional trigate FinFET concerning analog/RF performance
    Tayal, Shubham
    Nandi, Ashutosh
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 305 - 308
  • [23] Recent advances and current challenges in the search for high mobility band-edge high-k/metal gate stacks
    Narayanan, V.
    Paruchuri, V. K.
    Cartier, E.
    Linder, B. P.
    Bojarczuk, N.
    Guha, S.
    Brown, S. L.
    Wang, Y.
    Copel, M.
    Chen, T. C.
    MICROELECTRONIC ENGINEERING, 2007, 84 (9-10) : 1853 - 1856
  • [24] Breakdowns in high-k gate stacks of nano-scale CMOS devices
    Pey, KL
    Ranjan, R
    Tung, CH
    Tang, LJ
    Lo, VL
    Lim, KS
    Selvarajoo, TAL
    Ang, DS
    MICROELECTRONIC ENGINEERING, 2005, 80 : 353 - 361
  • [25] Electron trap generation in high-k gate stacks by constant voltage stress
    Young, Chadwin D.
    Heh, Dawei
    Nadkarni, Suvid V.
    Choi, Rino
    Peterson, Jeff J.
    Barnett, Joel
    Lee, Byoung Hun
    Bersuker, Gennadi
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2006, 6 (02) : 123 - 131
  • [26] Towards understanding of processing-nanostructure-property inter-relationships in high-k/metal gate stacks
    Majhi, P
    Bersuker, G
    Lee, BH
    DEFECTS IN HIGH-K GATE DIELECTRIC STACKS: NANO-ELECTRONIC SEMICONDUCTOR DEVICES, 2006, 220 : 29 - +
  • [27] Gate Leakage in Hafnium Oxide High-k Metal Gate nMOSFETs
    Rao, Ashutosh
    Mukhopadhyay, Gautam
    2013 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE 2013), 2013, : 389 - 394
  • [28] Enhanced Channel Mobility at Sub-nm EOT by Integration of a TmSiO Interfacial Layer in HfO2/TiN High-k/Metal Gate MOSFETs
    Litta, Eugenio Dentoni
    Hellstrom, Per-Erik
    Ostling, Mikael
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (05): : 397 - 404
  • [29] Chemical composition study of high-k La-silicate gate stacks at sub-nanometer scale
    Liu, Fude
    Yang, Guandong
    Duscher, Gerd
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2014, 211 (11): : 2537 - 2540
  • [30] Pushing the high-k scalability limit with a superparaelectric gate layer
    Wang, Kun
    Liu, Chao
    Zhang, Yuan
    Lv, Fuyu
    Ouyang, Jun
    Huang, Houbing
    Yang, Rui-long
    Zhao, Yu-Yao
    Cheng, Hongbo
    Zhu, Hanfei
    Shi, Xiaoming
    Tian, Yun
    JOURNAL OF ADVANCED CERAMICS, 2024, 13 (04): : 539 - 547