Thulium Silicate Interfacial Layer for Scalable High-k/Metal Gate Stacks

被引:23
作者
Litta, Eugenio Dentoni [1 ]
Hellstrom, Per-Erik [1 ]
Henkel, Christoph [1 ]
Ostling, Mikael [1 ]
机构
[1] KTH Royal Inst Technol, Sch Informat & Commun Technol, S-16440 Kista, Sweden
基金
欧洲研究理事会;
关键词
High-k; interfacial layer (IL); scaled EOT; thulium; TmSiO; HIGH-K; FILMS; DIELECTRICS;
D O I
10.1109/TED.2013.2275744
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Interfacial layer (IL) control in high-k/metal gate stacks is crucial in achieving good interface quality, mobility, and reliability. A process is developed for the formation of a thulium silicate IL that can be integrated as a replacement for conventional chemical oxide ILs in gate-last high-k/metal gate CMOS process. A straightforward process integration scheme for thulium silicate IL is demonstrated, based on self-limiting silicate formation in inert gas atmosphere and with good selectivity of the etching step. The thulium silicate IL is shown to provide 0.25 +/- 0.15 nm equivalent oxide thickness of the IL while preserving excellent electrical quality of the interface with Si. An interface state density similar to 0.7-2x10(11) cm(-2)eV(-1) was obtained at flat-band condition, and the nFET and pFET subthreshold slopes were 70 mV/dec. The inversion layer mobility was 20% higher than for the reference SiOx/HfO2 gate stack. Specifically, the measured mobility values were 230 cm(2)/Vs for nFET and 60 cm(2)/Vs for pFET devices, at an inversion charge density of 10(13) cm(-2) and at a total capacitance equivalent thickness of 1.6 nm.
引用
收藏
页码:3271 / 3276
页数:6
相关论文
共 23 条
[1]  
A Ragnarsson L., 2009, 2009 IEEE International Electron Devices Meeting IEDM, P1, DOI DOI 10.1109/IEDM.2009.5424254
[2]  
Ando T., 2009, Electron Devices Meeting (IEDM), 2009 IEEE International, P1, DOI DOI 10.1109/IEDM.2009.5424335
[3]   Ultimate Scaling of High-κ Gate Dielectrics: Higher-κ or Interfacial Layer Scavenging? [J].
Ando, Takashi .
MATERIALS, 2012, 5 (03) :478-500
[4]  
Barnett J. P., 2004, General Technical Report - Southern Research Station, USDA Forest Service, P1
[5]   Interface Trap Characterization of a 5.8-Å EOT p-MOSFET Using High-Frequency On-Chip Ring Oscillator Charge Pumping Technique [J].
Cho, Moonju ;
Kaczer, Ben ;
Aoulaiche, Marc ;
Degraeve, Robin ;
Roussel, Philippe ;
Franco, Jacopo ;
Kauerauf, Thomas ;
Ragnarsson, Lars Ake ;
Hoffmann, Thomas Y. ;
Groeseneken, Guido .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (10) :3342-3349
[6]  
Dentoni Litta E., 2012, P 13 INT C ULT INT S, P105
[7]  
Dentoni Litta E., J ELECTROCHEM UNPUB
[8]  
Frank M. M., 2011, ESSDERC 2011 - 41st European Solid State Device Research Conference, P25, DOI 10.1109/ESSDERC.2011.6044239
[9]   Improved method for the oxide thickness extraction in MOS structures with ultrathin gate dielectrics [J].
Ghibaudo, G ;
Bruyère, S ;
Devoivre, T ;
DeSalvo, B ;
Vincent, E .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2000, 13 (02) :152-158
[10]   Interface and electrical properties of La-silicate for direct contact of high-k with silicon [J].
Kakushima, K. ;
Tachi, K. ;
Adachi, M. ;
Okamoto, K. ;
Sato, S. ;
Song, J. ;
Kawanago, T. ;
Ahmet, P. ;
Tsutsui, K. ;
Sugii, N. ;
Hattori, T. ;
Iwai, H. .
SOLID-STATE ELECTRONICS, 2010, 54 (07) :715-719