Thulium Silicate Interfacial Layer for Scalable High-k/Metal Gate Stacks

被引:23
|
作者
Litta, Eugenio Dentoni [1 ]
Hellstrom, Per-Erik [1 ]
Henkel, Christoph [1 ]
Ostling, Mikael [1 ]
机构
[1] KTH Royal Inst Technol, Sch Informat & Commun Technol, S-16440 Kista, Sweden
基金
欧洲研究理事会;
关键词
High-k; interfacial layer (IL); scaled EOT; thulium; TmSiO; HIGH-K; FILMS; DIELECTRICS;
D O I
10.1109/TED.2013.2275744
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Interfacial layer (IL) control in high-k/metal gate stacks is crucial in achieving good interface quality, mobility, and reliability. A process is developed for the formation of a thulium silicate IL that can be integrated as a replacement for conventional chemical oxide ILs in gate-last high-k/metal gate CMOS process. A straightforward process integration scheme for thulium silicate IL is demonstrated, based on self-limiting silicate formation in inert gas atmosphere and with good selectivity of the etching step. The thulium silicate IL is shown to provide 0.25 +/- 0.15 nm equivalent oxide thickness of the IL while preserving excellent electrical quality of the interface with Si. An interface state density similar to 0.7-2x10(11) cm(-2)eV(-1) was obtained at flat-band condition, and the nFET and pFET subthreshold slopes were 70 mV/dec. The inversion layer mobility was 20% higher than for the reference SiOx/HfO2 gate stack. Specifically, the measured mobility values were 230 cm(2)/Vs for nFET and 60 cm(2)/Vs for pFET devices, at an inversion charge density of 10(13) cm(-2) and at a total capacitance equivalent thickness of 1.6 nm.
引用
收藏
页码:3271 / 3276
页数:6
相关论文
共 50 条
  • [1] Characterization of thulium silicate interfacial layer for high-k/metal gate MOSFETs
    Litta, E. Dentoni
    Hellstrom, P-E
    Henkel, C.
    Ostling, M.
    2013 14TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (ULIS), 2013, : 122 - 125
  • [2] Electrical characterization of thulium silicate interfacial layers for integration in high-k/metal gate CMOS technology
    Litta, Eugenio Dentoni
    Hellstrom, Per-Erik
    Henkel, Christoph
    Ostling, Mikael
    SOLID-STATE ELECTRONICS, 2014, 98 : 20 - 25
  • [3] Atomic Layer Deposition-based Interface Engineering for High-k/Metal Gate Stacks
    Oestling, M.
    Henkel, C.
    Litta, E. Dentoni
    Malm, G. B.
    Hellstroem, P. -E.
    Naiini, M.
    Olyaei, M.
    Vaziri, S.
    Bethge, O.
    Bertagnolli, E.
    Lemme, M. C.
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 507 - 510
  • [4] Progressive breakdown characteristics of high-K/metal gate stacks
    Bersuker, G.
    Chowdhury, N.
    Young, C.
    Heh, D.
    Misra, D.
    Choi, R.
    2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 49 - +
  • [5] Effect of the interfacial SiO2 layer in high-k HfO2 gate stacks on NBTI
    Neugroschel, Arnost
    Bersuker, Gennadi
    Choi, Rino
    Lee, Byoung Hun
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2008, 8 (01) : 47 - 61
  • [6] Thermally unstable ruthenium oxide gate electrodes in Metal/High-k gate stacks
    Kadoshima, Masaru
    Aminaka, Toshio
    Kurosawa, Etsuo
    Aoyama, Takayuki
    Nara, Yasuo
    Ohji, Yuzuru
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2108 - 2111
  • [7] Characterization of Inversion-Layer Capacitance of Electrons in High-k/Metal Gate Stacks
    Iijima, Ryosuke
    Edge, Lisa F.
    Paruchuri, Vamsi
    Takayanagi, Mariko
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (11) : 2814 - 2820
  • [8] New Insight on the Frequency Dependence of TDDB in High-k/Metal Gate Stacks
    Bezza, A.
    Rafik, M.
    Roy, D.
    Federspiel, X.
    Mora, P.
    Ghibaudo, G.
    2013 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT (IRW), 2013, : 11 - 14
  • [9] Effective Workfunction Control in TmSiO/HfO2 high-k/metal gate stacks
    Litta, E. Dentoni
    Hellstrom, P. -E.
    Ostling, M.
    2014 15TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (ULIS), 2014, : 69 - 72
  • [10] Low-Temperature Microwave Annealing for MOSFETs With High-k/Metal Gate Stacks
    Lee, Yao-Jen
    Tsai, Bo-An
    Lai, Chiung-Hui
    Chen, Zheng-Yao
    Hsueh, Fu-Kuo
    Sung, Po-Jung
    Current, Michael I.
    Luo, Chih-Wei
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (10) : 1286 - 1288