Information theoretic capacity of long on-chip interconnects in the presence of crosstalk

被引:0
|
作者
Singhal, Rohit [1 ]
Choi, Gwan S. [2 ]
Mahapatra, Rabi [1 ]
机构
[1] Texas A&M Univ, Comp Sci, College Stn, TX 77840 USA
[2] Texas A&M Univ, Elect Engn, College Stn, TX 77840 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a framework for calculating the data capacity of long on chip interconnects. This framework is based on the Shannon's capacity theorem. The extension of this theorem into Binary Symmetric Channels (BSC) is studied and applied to the VLSI Interconnects. This paper presents a simulation study that shows the variation of capacity with a variety physical and operating conditions of long wires. The results show that the operating frequency, that was arrived at using a worst case delay analysis, can be vastly increased through use of error correction coding. This capacity can also be used as a benchmark for evaluation of coding schemes on interconnects.
引用
收藏
页码:407 / +
页数:2
相关论文
共 50 条
  • [41] Deep submicron on-chip crosstalk
    Yang, Z
    Mourad, S
    IMTC/99: PROCEEDINGS OF THE 16TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS. 1-3, 1999, : 1788 - 1793
  • [42] Novel area-efficient regenerator for driving long on-chip interconnects
    Lee, Sung-Wook
    Kim, Joo-Seong
    Cho, Jun-Dong
    Kong, Bai-Sun
    IEICE ELECTRONICS EXPRESS, 2008, 5 (09) : 338 - 343
  • [43] Preeminent Buffer Insertion Technique For Long Advanced On-Chip Graphene Interconnects
    Pathade, Takshashila
    Shah, Urmi
    Agrawal, Yash
    Parekh, Rutu
    2018 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS 2018), 2018,
  • [44] Crosstalk noise analysis of coupled on-chip interconnects using a multiresolution time domain (MRTD) technique
    Gugulothu, Bhaskar
    Bhukya, Rajendra Naik
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (01) : 348 - 359
  • [45] Crosstalk noise analysis of coupled on-chip interconnects using a multiresolution time domain (MRTD) technique
    Bhaskar Gugulothu
    Rajendra Naik Bhukya
    Journal of Computational Electronics, 2022, 21 : 348 - 359
  • [46] Experimental validation of crosstalk simulations for on-chip interconnects at high frequencies using S-parameters
    Kobrinsky, MJ
    Chakravarty, S
    Jiao, D
    Harmes, M
    List, S
    Mazumder, M
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2003, : 329 - 332
  • [47] Burst Error Detection Hybrid ARQ with Crosstalk-Delay Reduction for Reliable On-Chip Interconnects
    Fu, Bo
    Ampadu, Paul
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE VLSI SYSTEMS, PROCEEDINGS, 2009, : 440 - 448
  • [48] Transient Analysis of Crosstalk Noise Effects in SWCNT Bundle On-Chip Interconnects Using MRTD Technique
    Gugulothu, Bhaskar
    Bhukya, Rajendra Naik
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2021, 10 (10)
  • [49] On-chip integrated antennas - The first challenge for reliable on-chip wireless interconnects
    Wang, Yuxin
    Makadia, Dimple
    Margala, Martin
    2006 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-5, 2006, : 1245 - +
  • [50] Systematic customization of on-chip crossbar interconnects
    Hur, Jae Young
    Stefanov, Todor
    Wong, Stephan
    Vassiliadisi, Stamatis
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2007, 4419 : 61 - +