Information theoretic capacity of long on-chip interconnects in the presence of crosstalk

被引:0
|
作者
Singhal, Rohit [1 ]
Choi, Gwan S. [2 ]
Mahapatra, Rabi [1 ]
机构
[1] Texas A&M Univ, Comp Sci, College Stn, TX 77840 USA
[2] Texas A&M Univ, Elect Engn, College Stn, TX 77840 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a framework for calculating the data capacity of long on chip interconnects. This framework is based on the Shannon's capacity theorem. The extension of this theorem into Binary Symmetric Channels (BSC) is studied and applied to the VLSI Interconnects. This paper presents a simulation study that shows the variation of capacity with a variety physical and operating conditions of long wires. The results show that the operating frequency, that was arrived at using a worst case delay analysis, can be vastly increased through use of error correction coding. This capacity can also be used as a benchmark for evaluation of coding schemes on interconnects.
引用
收藏
页码:407 / +
页数:2
相关论文
共 50 条
  • [1] Information theoretic approach to address delay and reliability in long on-chip interconnects
    Singhal, Rohit
    Choi, Gwan
    Mahapatra, Rabi
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 478 - +
  • [2] The Impact of Variability on the Reliability of Long on-chip Interconnect in the Presence of Crosstalk
    Halak, Basel
    Shedabale, Santosh
    Ramakrishnan, Hiran
    Yakovlev, Alex
    Russell, Gordon
    SLIP '08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION, 2008, : 65 - 72
  • [3] Effect of packing density on Crosstalk in On-chip Optical Interconnects
    Agarwalla, Prativa
    Das, N. R.
    PHYSICS OF SEMICONDUCTOR DEVICES, 2014, : 823 - 825
  • [4] Analysis of crosstalk and process variations effects on on-chip interconnects
    Nigussie, Ethiopia
    Tuuna, Sampo
    Plosila, Juha
    Isoaho, Jouni
    2006 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2006, : 163 - +
  • [5] Statistical analysis of crosstalk-induced errors for on-chip interconnects
    Halak, B.
    Yakovlev, A.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (02): : 104 - 112
  • [7] CMOS buffer sizing for long on-chip interconnects
    Cappuccino, G
    Cocorullo, G
    Corsonello, P
    ELECTRONICS LETTERS, 1998, 34 (20) : 1937 - 1938
  • [8] On-chip transmission line for long global interconnects
    Ito, H
    Inoue, J
    Gomi, S
    Sugita, H
    Okada, K
    Masu, K
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 677 - 680
  • [9] Analyzing Crosstalk-Induced Effects in Rough On-Chip Copper Interconnects
    Pathania, Sunil
    Kumar, Somesh
    Sharma, Rohit
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (10): : 1984 - 1992
  • [10] Higher Routability and Reduced Crosstalk Noise by Asynchronous Multiplexing of On-Chip Interconnects
    Jahanian, A.
    Zamani, M. Saheb
    SCIENTIA IRANICA TRANSACTION D-COMPUTER SCIENCE & ENGINEERING AND ELECTRICAL ENGINEERING, 2010, 17 (01): : 11 - 24