Energy and fan-in of logic circuits computing symmetric Boolean functions

被引:4
|
作者
Suzuki, Akira [1 ]
Uchizawa, Kei [1 ]
Zhou, Xiao [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Aoba Ku, Sendai, Miyagi 9808579, Japan
关键词
Boolean functions; Energy complexity; Fan-in; MOD functions; Parity function; Symmetric functions; Threshold circuits; THRESHOLD CIRCUITS; COMPLEXITY; NETWORKS; SIZE;
D O I
10.1016/j.tcs.2012.11.039
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper, we consider a logic circuit (i.e., a combinatorial circuit consisting of gates, each of which computes a Boolean function) C computing a symmetric Boolean function f, and investigate a relationship between two complexity measures, energy e and fan-in I of C, where the energy e is the maximum number of gates outputting "1" over all inputs to C, and the fan-in l is the maximum number of inputs of every gate in C. We first prove that any symmetric Boolean function f of n variables can be computed by a logic circuit of energy e = O(n/l) and fan-in l, and then provide an almost tight lower bound e >= inverted right perpendicular(n - m(f))/linverted left perpendicular where m(f) is the maximum numbers of consecutive "0"s or "1"s in the value vector off. Our results imply that there exists a tradeoff between the energy and fan-in of logic circuits computing a symmetric Boolean function. (C) 2012 Elsevier B.V. All rights reserved.
引用
收藏
页码:74 / 80
页数:7
相关论文
共 50 条