Bias Temperature Instability Investigation of Double-gate FinFETs

被引:0
作者
Young, C. D. [1 ]
Neugroschel, A. [2 ]
Majumdar, K. [3 ]
Wang, Z. [1 ]
Matthews, K. [3 ]
Hobbs, C. [3 ]
机构
[1] Univ Texas Dallas, Dallas, TX 75230 USA
[2] Univ Florida, Gainesville, FL USA
[3] SEMATECH, Richardson, TX 75080 USA
来源
2014 IEEE 21ST INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA) | 2014年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Double-gate, fin-based Field Effect Transistors (FinFETs) fabricated on silicon-on-insulator (SOI) wafers were subjected to bias temperature instability (BTI) evaluation where focus was placed on the crystallographic sidewall orientation and fin width dependence. For orientation dependence, BTI results at negative stress bias (NBTI) demonstrated that the (110) fin surface degraded more than the (100) surface, because more surface bonds are available in (110) to participate as bond-breaking trap centers during stress. For fin width dependence, positive BTI experienced no dependence on fin width; however, NBTI degradation increased as the fin width narrowed. A plausible cause is a concentration of electrons tunneled from the gate that reside in the SOI fin body. As the fin narrows, the sidewall device channel region moves in closer proximity to these concentrated electrons, which induces more band bending (i.e., increase the surface potential) at the fin/dielectric interface resulting in a higher electric field and hole concentration in this region during stress, leading to more degradation.
引用
收藏
页码:70 / 73
页数:4
相关论文
共 50 条
  • [41] Negative bias temperature instability in triple gate transistors
    Maeda, S
    Choi, JA
    Yang, JH
    Jin, YS
    Bae, SK
    Kim, YW
    Suh, KP
    [J]. 2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 8 - 12
  • [42] Threshold-voltage Modeling of double-gate MOSFETs by considering drain bias
    Choi, Byung-Kil
    Han, Kyoung-Rok
    Kim, Young Min
    Park, Ki-Heung
    Lee, Jong-Ho
    Roh, Tae Moon
    Kim, Jongdae
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2007, 51 : S275 - S279
  • [43] Vertical double-gate MOSFETs
    Moers, J
    Trellenkamp, S
    Marso, M
    van der Hart, A
    Mantl, S
    Lüth, H
    Kordos, P
    [J]. ASDAM 2004: THE FIFTH INTERNATIONAL CONFERENCE ON ADVANCED SEMICONDUCTOR DEVICES AND MICROSYSTEMS, 2004, : 215 - 218
  • [44] Semiconductors - Rushing the double-gate
    Chase, BD
    [J]. SCIENTIFIC AMERICAN, 1999, 280 (03) : 42 - 43
  • [45] Double-gate transistor breakthrough
    不详
    [J]. DR DOBBS JOURNAL, 2002, 27 (02): : 18 - 18
  • [46] EFFECTS OF BIAS AND TEMPERATURE ON ONE-DIMENSIONAL BALLISTIC TRANSPORT IN A PLANAR DOUBLE-GATE QUANTUM-WIRE TRANSISTOR
    WANG, Y
    CHOU, SY
    MELLOCH, MR
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 1993, 14 (2-3) : 227 - 230
  • [47] Investigation of the source/drain asymmetric effects due to gate misalignment in planar double-gate MOSFETs
    Yin, CS
    Chan, PCH
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (01) : 85 - 90
  • [48] Mechanism of Threshold Voltage Instability in Double Gate α-IGZO Nanosheet TFT Under Bias and Temperature Stress
    Aslam, Muhammad
    Chang, Shu-Wei
    Chen, Yi-Ho
    Lee, Yao-Jen
    Li, Yiming
    Lee, Wen-Hsi
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 : 464 - 471
  • [49] Temperature behaviour of electron mobility in double-gate silicon on insulator transistors
    Gámiz, F
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2004, 19 (01) : 113 - 119
  • [50] A study of negative-bias temperature instability of SOI and body-tied FinFETs
    Lee, HJ
    Lee, CH
    Park, DG
    Choi, YK
    [J]. IEEE ELECTRON DEVICE LETTERS, 2005, 26 (05) : 326 - 328