Bias Temperature Instability Investigation of Double-gate FinFETs

被引:0
作者
Young, C. D. [1 ]
Neugroschel, A. [2 ]
Majumdar, K. [3 ]
Wang, Z. [1 ]
Matthews, K. [3 ]
Hobbs, C. [3 ]
机构
[1] Univ Texas Dallas, Dallas, TX 75230 USA
[2] Univ Florida, Gainesville, FL USA
[3] SEMATECH, Richardson, TX 75080 USA
来源
2014 IEEE 21ST INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA) | 2014年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Double-gate, fin-based Field Effect Transistors (FinFETs) fabricated on silicon-on-insulator (SOI) wafers were subjected to bias temperature instability (BTI) evaluation where focus was placed on the crystallographic sidewall orientation and fin width dependence. For orientation dependence, BTI results at negative stress bias (NBTI) demonstrated that the (110) fin surface degraded more than the (100) surface, because more surface bonds are available in (110) to participate as bond-breaking trap centers during stress. For fin width dependence, positive BTI experienced no dependence on fin width; however, NBTI degradation increased as the fin width narrowed. A plausible cause is a concentration of electrons tunneled from the gate that reside in the SOI fin body. As the fin narrows, the sidewall device channel region moves in closer proximity to these concentrated electrons, which induces more band bending (i.e., increase the surface potential) at the fin/dielectric interface resulting in a higher electric field and hole concentration in this region during stress, leading to more degradation.
引用
收藏
页码:70 / 73
页数:4
相关论文
共 50 条
  • [31] Simulation study on deep nanoscale short channel junctionless SOI FinFETs with triple-gate or double-gate structures
    Liu, Xi
    Wu, Meile
    Jin, Xiaoshi
    Chuai, Rongyan
    Lee, Jong-Ho
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (02) : 509 - 514
  • [32] Investigation of Inversion Charge Characteristics and Inversion Charge Loss for InGaAs Negative-Capacitance Double-Gate FinFETs Considering Quantum Capacitance
    Huang, Shih-En
    Lin, Shih-Han
    Su, Pin
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (01): : 105 - 109
  • [33] Modeling and Performance Investigation of the Double-Gate Carbon Nanotube Transistor
    Yang, Xuebei
    Mohanram, Kartik
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (03) : 231 - 233
  • [34] Impact of carrier quantum confinement on the short channel effects of double-gate silicon-on-insulator FINFETs
    Medury, Aditya Sankar
    Bhat, K. N.
    Bhat, Navakanta
    MICROELECTRONICS JOURNAL, 2016, 55 : 143 - 151
  • [35] Spice modeling of oxide and interface trapped charge effects in fully-depleted double-gate FinFETs
    Nebojsa Jankovic
    Tatjana Pesic-Brdjanin
    Journal of Computational Electronics, 2015, 14 : 844 - 851
  • [36] Spice modeling of oxide and interface trapped charge effects in fully-depleted double-gate FinFETs
    Jankovic, Nebojsa
    Pesic-Brdjanin, Tatjana
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (03) : 844 - 851
  • [37] Analysis of On Chip Decoupling Capacitor in the Double-Gate FinFETs with PEEC-based Power Delivery Network
    Lee, Jaemin
    Kang, Yesung
    Kim, Youngmin
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 290 - 291
  • [38] Bias Temperature Instability and its correlation to flicker (1/f) noise in FinFETs
    Ding, Y. M.
    Misra, D.
    Srinivasan, P.
    2016 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2016, : 103 - 106
  • [39] Negative Bias Temperature Instability in p-FinFETs With 45° Substrate Rotation
    Cho, Moonju
    Ritzenthaler, Romain
    Krom, Raymond
    Higuchi, Yuichi
    Kaczer, Ben
    Chiarella, Thomas
    Boccardi, Guillaume
    Togo, Mitsuhiro
    Horiguchi, Naoto
    Kauerauf, Thomas
    Groeseneken, Guido
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (10) : 1211 - 1213
  • [40] Analytical Model of the Parasitic Bipolar Junction Transistor in Low-Doped Double-Gate FinFETs for Pass-Gate Circuits
    Yi, Boram
    Lee, Chang-Yong
    Oh, Jin-Hwan
    Lee, Boung Jun
    Seo, Sungkyu
    Yang, Ji-Woon
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (10) : 3864 - 3868