Bias Temperature Instability Investigation of Double-gate FinFETs

被引:0
|
作者
Young, C. D. [1 ]
Neugroschel, A. [2 ]
Majumdar, K. [3 ]
Wang, Z. [1 ]
Matthews, K. [3 ]
Hobbs, C. [3 ]
机构
[1] Univ Texas Dallas, Dallas, TX 75230 USA
[2] Univ Florida, Gainesville, FL USA
[3] SEMATECH, Richardson, TX 75080 USA
来源
2014 IEEE 21ST INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA) | 2014年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Double-gate, fin-based Field Effect Transistors (FinFETs) fabricated on silicon-on-insulator (SOI) wafers were subjected to bias temperature instability (BTI) evaluation where focus was placed on the crystallographic sidewall orientation and fin width dependence. For orientation dependence, BTI results at negative stress bias (NBTI) demonstrated that the (110) fin surface degraded more than the (100) surface, because more surface bonds are available in (110) to participate as bond-breaking trap centers during stress. For fin width dependence, positive BTI experienced no dependence on fin width; however, NBTI degradation increased as the fin width narrowed. A plausible cause is a concentration of electrons tunneled from the gate that reside in the SOI fin body. As the fin narrows, the sidewall device channel region moves in closer proximity to these concentrated electrons, which induces more band bending (i.e., increase the surface potential) at the fin/dielectric interface resulting in a higher electric field and hole concentration in this region during stress, leading to more degradation.
引用
收藏
页码:70 / 73
页数:4
相关论文
共 50 条
  • [21] 1/f Noise Model for Double-Gate FinFETs Biased in Weak Inversion
    Wei, Chengqing
    Xiong, Yong-Zhong
    Zhou, Xing
    NANOTECH CONFERENCE & EXPO 2009, VOL 3, TECHNICAL PROCEEDINGS: NANOTECHNOLOGY 2009: BIOFUELS, RENEWABLE ENERGY, COATINGS FLUIDICS AND COMPACT MODELING, 2009, : 639 - +
  • [22] Ultra-Low Power Circuit Design using Double-Gate FinFETs
    Tejashwini, G. Devi
    Raju, I. B. K.
    Chary, Gnaneshwara
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [23] Impact of Dimensions of Memory Periphery FinFETs on Bias Temperature Instability
    Boubaaya, Mohamed
    O'Sullivan, B. J.
    Djezzar, Boualem
    Franco, J.
    Litta, E. D.
    Ritzenthaler, R.
    Dupuy, E.
    Machkaoutsan, Vladimir
    Fazan, Pierre
    Kim, C.
    Bennaceur-Doumaz, D.
    Hamida, A. Ferhat
    Spessot, A.
    Linten, D.
    Horiguchi, N.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2020, 20 (02) : 269 - 277
  • [24] Experimental Evaluation of Circuit-Based Modeling of the NBTI Effects in Double-Gate FinFETs
    Jankovic, Nebojsa D.
    Young, Chadwin D.
    MICROELECTRONICS RELIABILITY, 2016, 59 : 26 - 29
  • [25] Design optimization and performance projections of double-gate FinFETs with Gate-Source/Drain underlap for SRAM application
    Kim, Seung-Hwan
    Fossum, Jerry G.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (08) : 1934 - 1942
  • [26] Impact of Fin Height on Bias Temperature Instability of Memory Periphery FinFETs
    Boubaaya, M.
    O'Sullivan, B. J.
    Franco, J.
    Litta, E. D.
    Ritzenthaler, R.
    Dupuy, E.
    Machkaoutsan, V.
    Fazan, P.
    Kim, C.
    Benaceur-Doumaz, D.
    Hamida, A. Ferhat
    Djezzar, B.
    Spessot, A.
    Linten, D.
    Horiguchi, N.
    2019 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2019, : 47 - 51
  • [27] Effects of Fin Width on Device Performance and Reliability of Double-Gate n-Type FinFETs
    Lin, Cheng-Li
    Hsiao, Po-Hsiu
    Yeh, Wen-Kuan
    Liu, Han-Wen
    Yang, Syuan-Ren
    Chen, Yu-Ting
    Chen, Kun-Ming
    Liao, Wen-Shiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (11) : 3639 - 3644
  • [28] Failure of the Scalar Dielectric Function Approach for the Screening Modeling in Double-Gate SOI MOSFETs and in FinFETs
    Toniutti, Paolo
    Esseni, David
    Palestri, Pierpaolo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (11) : 3074 - 3083
  • [29] Fin-Width Effects on Characteristics of InGaAs-Based Independent Double-Gate FinFETs
    Chang, Sung-Jae
    Zhou, Hong
    Gong, Nanbo
    Kang, Dong-Min
    Lim, Jong-Won
    Si, Mengwei
    Ye, Peide D.
    Ma, T. P.
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (04) : 441 - 444
  • [30] Simulation study on deep nanoscale short channel junctionless SOI FinFETs with triple-gate or double-gate structures
    Xi Liu
    Meile Wu
    Xiaoshi Jin
    Rongyan Chuai
    Jong-Ho Lee
    Journal of Computational Electronics, 2014, 13 : 509 - 514