Development of a Versatile low-power 24 GHz Phased Array Front-End in 90 nm CMOS technology

被引:0
|
作者
Tasselli, G. [1 ]
Wang, B. [1 ]
Ghamari, S. [1 ]
Robert, C. [1 ]
Botteron, C. [1 ]
Farine, P. A. [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Elect & Signal Proc Lab, CH-2000 Neuchatel, Switzerland
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with the development of a four-channel low-power Phased Array Front-End (PhA-FE) at 24 GHz, targeting both low-power radar sensors and battery powered transceiver applications. Typically, PhA-FEs are power hungry architectures due to multiple parallel RF channels in the FE and complex algorithms for beam steering or high bitrate demodulation in the digital part. In contrast, we target in this paper applications where both beam steering algorithms and data demodulation are relatively simple and hence achievable with low-power digital signal processing. More specifically, we report on four significant building blocks of the architecture, a Low Noise Amplifier (LNA), a Vector Modulator Phase Shifter (VMPS), a Quadrature Voltage Controlled Oscillator (QVCO) and an Analogue to Digital Converter (ADC) that have been designed the first three in 90nm and the last in 180nm CMOS technology. The LNA shows 24.4 dB gain, 3.4 dB NF and -24.4 dBm input P1dB. The single quadrant VMPS has more than 90 degrees of phase control range and shows less than 0.7 dB of gain variation over phase shifting. The QVCO which consumes less than 32mW, buffer included, has a tuning range of 8%. The 6bit 20 MS/s ADC consumes 1.8mW.
引用
收藏
页码:465 / 468
页数:4
相关论文
共 50 条
  • [1] A 52 GHz Phased-Array Receiver Front-End in 90 nm Digital CMOS
    Scheir, Karen
    Bronckers, Stephane
    Borremans, Jonathan
    Wambacq, Piet
    Rolain, Yves
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) : 2651 - 2659
  • [2] A 28 GHz front-end for phased array receivers in 180 nm CMOS process
    Guo, Benqing
    Wang, Xuebing
    Chen, Hongpeng
    MODERN PHYSICS LETTERS B, 2020, 34
  • [3] A 28 GHz Front-End for Phased Array Receivers Simulated in 180 nm CMOS
    Wang, Xuebing
    Guo, Benqing
    Wu, Jingwei
    Gong, Jing
    2020 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE 2020), 2020, : 85 - 88
  • [4] A 78 ∼ 102 GHz Front-End Receiver in 90 nm CMOS Technology
    Su, Hsuan-Yi
    Hu, Robert
    Wu, Chung-Yu
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2011, 21 (09) : 489 - 491
  • [5] Assessment of a Low-Power 65 nm CMOS Technology for Analog Front-End Design
    Manghisoni, Massimo
    Gaioni, Luigi
    Ratti, Lodovico
    Re, Valerio
    Traversi, Gianluca
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (01) : 553 - 560
  • [6] A Low-power 2.4-GHz Receiver Front-end in 55-nm CMOS
    Hong, Ran
    Liu, Meiru
    Chen, Rui
    Wang, Keping
    2021 PHOTONICS & ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS 2021), 2021, : 1257 - 1263
  • [7] A 24-GHz Quadrature Receiver Front-end in 90-nm CMOS
    Tormanen, Markus
    Sjoland, Henrik
    APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 1152 - 1155
  • [8] A 56-to-66 GHz CMOS Low-Power Phased-Array Receiver Front-End With Hybrid Phase Shifting Scheme
    Yaghoobi, Majid
    Kashani, Milad Haghi
    Yavari, Mohammad
    Mirabbasi, Shahriar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (11) : 4002 - 4014
  • [9] Design of a very low-power, low-cost 60 GHz receiver front-end implemented in 65 nm CMOS technology
    Kraemer, Michael
    Dragomirescu, Daniela
    Plana, Robert
    INTERNATIONAL JOURNAL OF MICROWAVE AND WIRELESS TECHNOLOGIES, 2011, 3 (02) : 131 - 138
  • [10] A 60-GHz Phased Array Receiver Front-End in 0.13-μm CMOS Technology
    Wang, Chao-Shiun
    Huang, Juin-Wei
    Chu, Kun-Da
    Wang, Chorng-Kuang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (10) : 2341 - 2352