Capacitance multiplier with large multiplication factor, high accuracy, and low power and silicon area for floating applications

被引:7
作者
Padilla-Cantoya, Ivan [1 ]
Rizo-Dominguez, Luis [1 ]
Molinar-Solis, Jesus E. [2 ]
机构
[1] ITESO, DESI, Perifer Sur Manuel Gomez Morin 8585, Tlaquepaque, Jalisco, Mexico
[2] ITCG, Ave Tecnol 100, Ciudad Guzman, Jalisco, Mexico
来源
IEICE ELECTRONICS EXPRESS | 2018年 / 15卷 / 03期
关键词
analog integrated circuits; capacitance multipliers; FILTER; DESIGN;
D O I
10.1587/elex.15.20171191
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A capacitance multiplier with high accuracy and reduced power consumption and silicon area, is presented. It offers a scaling factor based on ratios of resistors that can be physically matched to reduce deviations due to fabrication process. Resistor ratios also offer the property to define large scaling factors without increasing power consumption or silicon area. It is based on a modified current-mode multiplication technique that scales voltage magnitude instead of internal devices of the current-providing device. Simulation results show scaling factors of 10, 100, 1 k and 10 k. Experimental testing shows the results of the implementation of the floating equivalent multiplier implemented in a notch RLC filter with a scaling factor of 1 k.
引用
收藏
页数:9
相关论文
共 10 条
[1]   Programmable capacitance scaling scheme based on operational transconductance amplifiers [J].
Aguado-Ruiz, J. ;
Hernandez-Alvidrez, J. ;
Lopez-Martin, A. J. ;
Carvajal, R. G. ;
Ramirez-Angulo, J. .
ELECTRONICS LETTERS, 2009, 45 (03) :159-161
[2]   Three novel improved CMOS C-multipliers [J].
Aguado-Ruiz, Jesus ;
Lopez-Martin, Antonio J. ;
Ramirez-Angulo, Jaime .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2012, 40 (06) :607-616
[3]   The flipped voltage follower:: A useful cell for low-voltage low-power circuit design [J].
Carvajal, RG ;
Ramírez-Angulo, J ;
López-Martín, A ;
Torralba, A ;
Galán, JAG ;
Carlosena, A ;
Chavero, FM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (07) :1276-1291
[4]   High multiplication factor capacitor multiplier for an on-chip PLL loop filter [J].
Choi, J. ;
Park, J. ;
Kim, W. ;
Lim, K. ;
Laskar, J. .
ELECTRONICS LETTERS, 2009, 45 (05) :239-U8
[5]  
Gupta S., 2005, P 2005 IEEE MIDW S C, P1151
[6]   Design of a symmetry-type floating impedance scaling circuits for a fully differential filter [J].
Matsumoto, Fujihiko ;
Nishioka, Syuzo ;
Ohbuchi, Takeshi ;
Fujii, Tatsuya .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (02) :253-261
[7]   Highly linear V/I converter with programmable current mirrors [J].
Padilla, Ivan ;
Ramirez-Angulo, Jaime ;
Carvajal, Ramon G. .
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, :941-+
[8]   Enhanced Grounded Capacitor Multiplier and Its Floating Implementation for Analog Filters [J].
Padilla-Cantoya, Ivan ;
Furth, Paul M. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (10) :962-966
[9]   Capacitor Multiplier With Wide Dynamic Range and Large Multiplication Factor for Filter Applications [J].
Padilla-Cantoya, Ivan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (03) :152-156
[10]  
Ramírez-Angulo J, 2002, 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, P615