A Low-Power Low-Delay Dispersion Comparator for High-Speed Level-Crossing ADCs

被引:0
|
作者
Khalil, Kasem [1 ]
Abbas, Mohamed [1 ]
Abdelgawad, Mohamed [1 ]
机构
[1] Assiut Univ, Fac Engn, Dept Elect Engn, Assiut 71516, Egypt
关键词
Comparator; Propagation delay dispersion; Level-crossing ADCs;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new technique for a low-power low delay dispersion comparator for low-cost high-speed level-crossing Analog-to-Digital Converters (LC-ADCs). Only three transistors, representing a variable driving-current block (VDCB), have been added to the conventional comparator circuit. The VDCB works to control the charging behavior of the difference amplifier' output node such that it is supplied with a current that is inversely proportional with the difference between the positive and negative inputs (overdrive voltage). The modification incurs small area overhead and low power consumption compared with the previous works. The proposed circuit is implemented in 130nm technology. The simulation results show that the overdrive-related propagation delay dispersion of the proposed technique is 23% of its counterpart in the conventional comparator for an input frequency up to 600MHz. The active area of the technique 140.2 mu m2 and the power consumption is 227 mu W at 200MHz. The proposed circuit is also design and simulated using 45nm technology. The simulation results came in the same direction, which implies that the proposed circuit is scalable.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] High-speed low-power sense comparator for multilevel flash memories
    Pierin, A
    Gregori, S
    Khouri, O
    Micheloni, R
    Torelli, G
    ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 759 - 762
  • [32] DESIGN OF A LOW-POWER HIGH-SPEED COMPARATOR IN 0.13μm CMOS
    Fouzy, B. B. A.
    Reaz, M. B. I.
    Bhuiyan, M. A. S.
    Badal, M. T. I.
    Hashim, F. H.
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 289 - 292
  • [33] A Low-Noise Dynamic Comparator for Low-Power ADCs
    Masui, Yoshihiro
    Wada, Kotaro
    Toya, Akihiro
    Tanioka, Masaki
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (05): : 574 - 580
  • [34] High-speed GaAs comparators for low-power 8-bit ADCs
    Kaess, F
    Hochet, B
    Kanan, R
    Declercq, M
    APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 13 - 16
  • [35] Self calibrating input interface for high-speed low-power, differential ADCs
    Boni, A
    Pierazzi, A
    IMTC/99: PROCEEDINGS OF THE 16TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS. 1-3, 1999, : 1290 - 1294
  • [36] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    Jeon, HeungJun
    Kim, Yong-Bin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 337 - 346
  • [37] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters
    Nasrollahpour, Mehdi
    Yen, Chi-Hsien
    Hamedi-hagh, Sotoudeh
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
  • [38] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
  • [39] High-speed, low-power BiCMOS comparator using a pMOS variable load
    Boni, A
    Morandi, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (01) : 143 - 146
  • [40] An Enhanced StrongArm Dynamic Latch Comparator for Low-Power and High-Speed Applications
    Vanessa, Noumbissi Sidze Laure
    Hertz, Pancha Yannick
    Evariste, Wembe Tafo
    Jerome, Folla Kamdem
    Bernard, Essimbi Zobo
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2025,