Low Power and Memory Efficient FFT Architecture Using Modified CORDIC Algorithm

被引:0
|
作者
Malashri, A. [1 ]
Paramasivam, C. [1 ]
机构
[1] KS Rangasamy Coll Technol, Dept ECE, Tiruchengode, Tamil Nadu, India
来源
2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES) | 2013年
关键词
FFT; CORDIC; VLSI; Low power; PROCESSOR;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a pipelined, reduced memory and low power CORDIC-based architecture for fast Fourier transform implementation. The proposed algorithm utilizes a new addressing scheme and the associated angle generator logic in order to remove any ROM usage for storing twiddle factors. CORDIC is implemented by a simple hardware through repeated shift-add operations Low power is achieved by the using the Coordinate Rotation Digital Computer algorithm in the place of conventional multiplication and furthermore, dynamic power consumption is reduced with no delay penalties.
引用
收藏
页码:1041 / 1046
页数:6
相关论文
共 50 条
  • [41] A low-power twiddle factor addressing architecture for split-radix FFT processor
    Liu, Mingjin
    Zhao, Ping
    Wu, Tianshu
    Parhi, Keshab K.
    Zeng, Xiaoyang
    Chen, Yun
    MICROELECTRONICS JOURNAL, 2021, 117
  • [42] Synchronized Measurement of Power System Frequency and Phase Angle Using FFT and Goertzel Algorithm for low cost PMU Design
    Singh, Atul
    Parida, S. K.
    PROCEEDINGS OF 2019 IEEE PES INNOVATIVE SMART GRID TECHNOLOGIES EUROPE (ISGT-EUROPE), 2019,
  • [43] A Low-Complexity Shifting-Based Conflict-Free Memory-Addressing Architecture for Higher-Radix FFT
    Agarwal, Sumit
    Ahamed, Shaik Rafi
    Gogoi, Anup Kumar
    Trivedi, Gaurav
    IEEE ACCESS, 2021, 9 : 140349 - 140357
  • [44] Low power architecture of the soft-output Viterbi algorithm
    Garrett, D
    Stan, M
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 262 - 267
  • [45] VLSI Architecture for Reversible Radix-2 FFT using Modified Carry Select Adder
    Ranjan, Abhay Kumar
    Singh, Ompal
    Nemade, Sandip
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 102 - 106
  • [46] Using Efficient Adder Compressors with a Split-Radix Butterfly Hardware Architecture for Low-Power IoT Smart Sensors
    Santana, Gustavo M.
    Paim, Guilherme
    Rocha, Leandro M. G.
    Neuenfeld, Renato
    Fonseca, Mateus Beck
    da Costa, Eduardo A. C.
    Bampi, Sergio
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 486 - 489
  • [47] Design and Simulation of a Novel 16T SRAM Cell for Low Power Memory Architecture
    Nagarajan, P.
    Renuga, M.
    Manikandan, A.
    Dhanasekaran, S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (01)
  • [48] Low complexity and efficient architecture of 1D-DCT based Cordic-Loeffler for Wireless Endoscopy Capsule
    Jarray, N.
    Elhaji, M.
    Zitouni, A.
    2015 IEEE 12TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2015,
  • [49] An efficient low power hybrid memory system for mobile computers
    Sekine, M
    Park, JH
    PDPTA'2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, 2001, : 979 - 985
  • [50] An Area efficient and Low power Implementation of 2048 point FFT/IFFT processor for Mobile WiMAX
    Patil, Manish S.
    Chhatbar, Taral D.
    Darji, Anand D.
    2010 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS (SPCOM), 2010,