Low Power and Memory Efficient FFT Architecture Using Modified CORDIC Algorithm

被引:0
|
作者
Malashri, A. [1 ]
Paramasivam, C. [1 ]
机构
[1] KS Rangasamy Coll Technol, Dept ECE, Tiruchengode, Tamil Nadu, India
来源
2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES) | 2013年
关键词
FFT; CORDIC; VLSI; Low power; PROCESSOR;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a pipelined, reduced memory and low power CORDIC-based architecture for fast Fourier transform implementation. The proposed algorithm utilizes a new addressing scheme and the associated angle generator logic in order to remove any ROM usage for storing twiddle factors. CORDIC is implemented by a simple hardware through repeated shift-add operations Low power is achieved by the using the Coordinate Rotation Digital Computer algorithm in the place of conventional multiplication and furthermore, dynamic power consumption is reduced with no delay penalties.
引用
收藏
页码:1041 / 1046
页数:6
相关论文
共 50 条
  • [1] Reduced Memory and Low Power Architectures for CORDIC-based FFT Processors
    Oruklu, Erdal
    Xiao, Xin
    Saniie, Jafar
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 66 (02): : 129 - 134
  • [2] Reduced Memory and Low Power Architectures for CORDIC-based FFT Processors
    Erdal Oruklu
    Xin Xiao
    Jafar Saniie
    Journal of Signal Processing Systems, 2012, 66 : 129 - 134
  • [3] Memory-efficient Radix-2 FFT Processor using CORDIC Algorithm
    Bansal, Puneet
    Dhaliwal, B. S.
    Gill, S. S.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [4] Low Power and Area efficient FFT architecture through decomposition technique
    Shashidhara, K. S.
    Srinivasaiah, H. C.
    2017 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2017,
  • [5] Efficient Implementation of Radix-2 FFT Architecture using CORDIC for Signal Processing Applications.
    Shashikala, B. N.
    Sudha, B. S.
    Sarkar, Sayantam
    2020 5TH IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS ON ELECTRONICS, INFORMATION, COMMUNICATION & TECHNOLOGY (RTEICT-2020), 2020, : 137 - 142
  • [6] Modified vector rotational CORDIC (MVR-CORDIC) algorithm and architecture
    Wu, CS
    Wu, AY
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (06): : 548 - 561
  • [7] FPGA based Implementation of Low power CORDIC architecture
    Inguva, Sharath Chandra
    Seventline, J. B.
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON INTELLIGENT SUSTAINABLE SYSTEMS (ICISS 2019), 2019, : 389 - 395
  • [8] Area-Time-Power Efficient FFT Architectures Based on Binary-Signed-Digit CORDIC
    Mahdavi, Hossein
    Timarchi, Somayeh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (10) : 3874 - 3881
  • [9] A Low-Memory-Access Flexible Architecture for FFT
    Chen, Kuan-Hung
    INTELLIGENT SYSTEMS AND APPLICATIONS (ICS 2014), 2015, 274 : 289 - 297
  • [10] A Low-power Cordic and CSD based DCT Architecture
    Tao, Yi
    Yang, Wu
    Li, Yujing
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON ADVANCED DESIGN AND MANUFACTURING ENGINEERING, 2015, 39 : 1844 - 1847