Implementing and testing the FPGA prototype of a DCM demodulator using the Matlab/Simulink environment

被引:0
|
作者
Santos, Hugo [1 ]
Vestias, Mario [1 ]
Sarmento, Helena [2 ]
机构
[1] INESC ID ISEL IPL, Lisbon, Portugal
[2] INESC ID IST UTL, Lisbon, Portugal
来源
2010 FIRST IEEE LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS) | 2010年
关键词
UWB; MB-OFDM; DCM; FPGA;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
MultiBand OFDM (MB-OFDM) UWB [1] is a short-range promising wireless technology for high data rate communications. We have implemented the baseband processing of the MB-OFDM system, using Matlab and Simulink. We are now developing hardware blocks to implement the receiver. This paper presents the hardware implementation of the Dual Carrier Modulation (DCM) demodulator and its integration in the complete receiver. Xilinx System Generator was employed to generate the VHDL code of the demodulator. Other blocks are either developed directly with VHDL code or are yet at a behavioural level, described by Matlab or Simulink. Bit error rate values were obtained, using co-simulation based on the Xilinx simulator, for the hardware descriptions, and MatIab/Simulink for higher level descriptions(1).
引用
收藏
页码:81 / 84
页数:4
相关论文
empty
未找到相关数据