An Efficient Motion Estimation Hardware Architecture using Modified Reference Data Access(MRDAS) Skip Algorithm for High Efficiency Video Coding(HEVC) Encoder

被引:0
|
作者
Park, Seongmo [1 ]
Choi, Byoung Gun [1 ]
Lim, In Gi [1 ]
Park, Hyung-il [1 ]
Kang, Sung Weon [1 ]
机构
[1] Intelligent SoC Res Dept, 218 Gajeong Ro, Deajeon, South Africa
关键词
motion estimation; hardware architecture; memory bandwidth; HEVC; COMPRESSION; HEVC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose an efficient motion estimation hardware architecture for High Efficiency Video Coding (HEVC) using a Modified Reference Data Access Skip (MRDAS) for reducing the minimum memory bandwidth. The memory bandwidth is responsible for the throughput limitations in motion estimation, especially when dealing with high quality video of a large frame size and search range. This architecture is designed for reducing the memory bandwidth using a memory access sequence and MRDAS. We save about 80% of the memory access cycles for the reference data compared to a conventional method with about 0.2 dB video quality degradation. The architecture is designed in Verilog HDL with a 65 nm cell library. The simulation results show that the architecture can achieve real-time processing of a 3,840 x 2,160 video image size at 30 fps at 350 MHz.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Fast algorithm for the High Efficiency Video Coding (HEVC) encoder using texture analysis
    Goswami, Kalyan
    Lee, Jong-Hyeok
    Kim, Byung-Gyu
    INFORMATION SCIENCES, 2016, 364 : 72 - 90
  • [2] HARDWARE-AWARE MOTION ESTIMATION SEARCH ALGORITHM DEVELOPMENT FOR HIGH-EFFICIENCY VIDEO CODING (HEVC) STANDARD
    Sinangil, Mahmut E.
    Chandrakasan, Anantha P.
    Sze, Vivienne
    Zhou, Minhua
    2012 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP 2012), 2012, : 1529 - 1532
  • [3] VLSI Architecture of High Speed SAD for High Efficiency Video Coding (HEVC) Encoder
    Joshi, Amit M.
    Ansari, Mohd. Samar
    Sahu, Chitrakant
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [4] Cost and Coding Efficient Motion Estimation Design Considerations for High Efficiency Video Coding (HEVC) Standard
    Sinangil, Mahmut E.
    Sze, Vivienne
    Zhou, Minhua
    Chandrakasan, Anantha P.
    IEEE JOURNAL OF SELECTED TOPICS IN SIGNAL PROCESSING, 2013, 7 (06) : 1017 - 1028
  • [5] Parallel Integer Motion Estimation for High Efficiency Video Coding (HEVC) Using OpenCL
    Gomez, Augusto
    Perea, Jhon
    Trujillo, Maria
    PROGRESS IN PATTERN RECOGNITION, IMAGE ANALYSIS, COMPUTER VISION, AND APPLICATIONS, CIARP 2016, 2017, 10125 : 68 - 75
  • [6] Fast Motion Estimation Algorithm with Efficient Memory Access for HEVC Hardware Encoders
    Pakdaman, Farhad
    Gabbouj, Moncef
    Hashemi, Mahmoud Reza
    Ghanbari, Mohammad
    PROCEEDINGS OF THE 2018 7TH EUROPEAN WORKSHOP ON VISUAL INFORMATION PROCESSING (EUVIP), 2018,
  • [7] Adaptive low-complexity motion estimation algorithm for high efficiency video coding encoder
    Medhat, Ahmed
    Shalaby, Ahmed
    Sayed, Mohammed Sharaf
    Elsabrouty, Maha
    Mehdipour, Farhad
    IET IMAGE PROCESSING, 2016, 10 (06) : 438 - 447
  • [8] Motion Estimation Optimization Tools for the Emerging High Efficiency Video Coding (HEVC)
    Abdelazim, Abdelrahman
    Masri, Wassim
    Noaman, Bassam
    VISUAL INFORMATION PROCESSING AND COMMUNICATION V, 2014, 9029
  • [9] High Efficiency Video Coding (HEVC) Motion Estimation Parallel Algorithms on GPU
    Jiang, Xiantao
    Song, Tian
    Shimamoto, Takashi
    Wang, Lisheng
    2014 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2014,
  • [10] MOTION HINTS COMPENSATED PREDICTION AS A REFERENCE FRAME FOR HIGH EFFICIENCY VIDEO CODING (HEVC)
    Ahmmed, Ashek
    Hannuksela, Miska M.
    Gabbouj, Moncef
    2016 24TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2016, : 923 - 927