Junction Engineering of 1T-DRAMs

被引:33
作者
Giusi, Gino [1 ]
Iannaccone, Giuseppe [2 ]
机构
[1] Univ Messina, Dipartimento Ingn Elettron Chim & Ingn Ind, I-98166 Messina, Italy
[2] Univ Pisa, Dipartimento Ingn Informaz, I-56126 Pisa, Italy
关键词
Band-to-band tunneling (BTBT); junctionless (JL); one-transistor dynamic random access memory (1T-DRAM); random dopant fluctuation; trap-assisted tunneling (TAT);
D O I
10.1109/LED.2013.2239253
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One-transistor dynamic random access memories (DRAMs) (1T-DRAMs) are considered a promising candidate to overcome the limits of scalability of conventional one-transistor/one-capacitor DRAMs. Robust and reproducible operation has been demonstrated by experiments in MOSFET devices with a gate length (L) down to similar to 50 nm, which prevents their use in future technological nodes. The main factors limiting the retention time of 1T-DRAMs are the Shockley-Read-Hall recombination in the channel and the band-to-band tunneling between channel and source/drain junctions, both enhanced by the relatively high field at both junctions. In this letter, we show through statistical device simulations on a template double-gate MOSFET that, by introducing an underlap of similar to 16 nm between the drain (source) junction and the gate, it is possible to reduce both the electric field at the junction and the impact of process variability, achieving 1T-DRAMs with L = 10 nm with a retention time in excess of 100 ms. We also show that field plates at the source and drain contacts do not provide additional advantages and that the junctionless transistor operation as 1T-DRAM is totally undermined by the impact of random dopants.
引用
收藏
页码:408 / 410
页数:3
相关论文
共 11 条
[1]  
[Anonymous], P IEEE IEDM
[2]   Junction Field Effect on the Retention Time for One-Transistor Floating-Body RAM [J].
Aoulaiche, Marc ;
Nicoletti, Talitha ;
Almeida, Luciano Mendes ;
Simoen, Eddy ;
Veloso, Anabela ;
Blomme, Pieter ;
Groeseneken, Guido ;
Jurczak, Malgorzata .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (08) :2167-2172
[3]  
Chi-Woo Lee, 2010, Proceedings 2010 10th IEEE International Conference on Nanotechnology and Joint Symposium with Nano Korea 2010 KINTEX (IEEE-NANO 2010), P242, DOI 10.1109/NANO.2010.5697888
[4]  
Colinge JP, 2010, NAT NANOTECHNOL, V5, P225, DOI [10.1038/nnano.2010.15, 10.1038/NNANO.2010.15]
[5]   Bipolar Mode Operation and Scalability of Double-Gate Capacitorless 1T-DRAM Cells [J].
Giusi, Gino ;
Alam, Muhammad Ashraful ;
Crupi, Felice ;
Pierro, Silvio .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (08) :1743-1750
[6]   A NEW RECOMBINATION MODEL FOR DEVICE SIMULATION INCLUDING TUNNELING [J].
HURKX, GAM ;
KLAASSEN, DBM ;
KNUVERS, MPG .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (02) :331-338
[7]   A capacitorless double-gate DRAM cell [J].
Kuo, C ;
King, TJ ;
Hu, CM .
IEEE ELECTRON DEVICE LETTERS, 2002, 23 (06) :345-347
[8]   New generation of Z-RAM [J].
Okhonin, S. ;
Nagoga, M. ;
Carman, E. ;
Beffa, R. ;
Faraoni, E. .
2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, :925-928
[9]   MODELING AND MEASUREMENT OF MINORITY-CARRIER LIFETIME VERSUS DOPING IN DIFFUSED LAYERS OF N+-P SILICON DIODES [J].
ROULSTON, DJ ;
ARORA, ND ;
CHAMBERLAIN, SG .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1982, 29 (02) :284-291
[10]   Suppression of gate-induced drain leakage by optimization of junction profiles in 22 nm and 32 nm SOI nFETs [J].
Schenk, Andreas .
SOLID-STATE ELECTRONICS, 2010, 54 (02) :115-122