A robust single phase clocking for low power, high-speed VLSI applications

被引:29
作者
Afghahi, M [1 ]
机构
[1] ERICSSON RADIO SYST AB,S-16480 KISTA,SWEDEN
关键词
D O I
10.1109/4.488002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power dissipation is becoming a prime design constraint in VLSI systems, The new key words for evaluating a design's performance are low power and high speed, This requires an overall system design review that considers suitable algorithms, architectures, circuits, and technology, In synchronous systems, the clocking network sets the frame that contains the whole design, It must be simple and robust, Power consumption in the clock distribution network has usually been a substantial part of the system total power consumption, New true single phase latches and flip flops are presented that are slope-insensitive, fast, and have data dependent power consumption, Flip flops are presented that work between de and 1.7 GHz clock frequencies in al mu m CMOS technology, Methods are given that result in power saving in the clock system by reducing the clock rate by half for the same data throughput on the system level.
引用
收藏
页码:247 / 254
页数:8
相关论文
共 16 条
[1]   A UNIFIED SINGLE-PHASE CLOCKING SCHEME FOR VLSI SYSTEMS [J].
AFGHAHI, M ;
SVENSSON, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (01) :225-233
[2]   DOUBLE EDGE-TRIGGERED D-FLIP-FLOPS FOR HIGH-SPEED CMOS CIRCUITS [J].
AFGHAHI, M ;
YUAN, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (08) :1168-1170
[3]   A 200-MHZ 64-B DUAL-ISSUE CMOS MICROPROCESSOR [J].
DOBBERPUHL, DW ;
WITEK, RT ;
ALLMON, R ;
ANGLIN, R ;
BERTUCCI, D ;
BRITTON, S ;
CHAO, L ;
CONRAD, RA ;
DEVER, DE ;
GIESEKE, B ;
HASSOUN, SMN ;
HOEPPNER, GW ;
KUCHLER, K ;
LADD, M ;
LEARY, BM ;
MADDEN, L ;
MCLELLAN, EJ ;
MEYER, DR ;
MONTANARO, J ;
PRIORE, DA ;
RAJAGOPALAN, V ;
SAMUDRALA, S ;
SANTHANAM, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (11) :1555-1567
[4]  
HELLER LG, 1984, ISSCC, P16
[5]  
JIREN Y, 1989, IEEE J SOLID STATE C, V24, P70
[6]   A SINGLE-CHIP 16-BIT 25-NS REAL-TIME VIDEO IMAGE SIGNAL PROCESSOR [J].
KIKUCHI, K ;
NUKADA, Y ;
AOKI, Y ;
KANOU, T ;
ENDO, Y ;
NISHITANI, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (06) :1662-1667
[7]   TRADING SPEED FOR LOW-POWER BY CHOICE OF SUPPLY AND THRESHOLD VOLTAGES [J].
LIU, D ;
SVENSSON, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (01) :10-17
[8]  
NOLL TG, 1992, P ISCAS 92, P1652
[9]  
PARTOVI H, 1994, ISSCC DIG TECH PAPER, P294
[10]  
PFENNINGS LCM, 1985, ISSCC DIG TECH PAPER, P212