High Speed Low Power True Single Phase Clock CMOS Divide by 2/3 Prescaler

被引:0
|
作者
Ji, Xincun [1 ]
Yan, Xu [1 ]
Guo Fengqi [1 ]
Guo, Yufeng [1 ]
机构
[1] Nanjing Univ Posts & Telecommun, Jiangsu Prov Engn Lab RF Integrat & Micropackagin, Nanjing, Jiangsu, Peoples R China
来源
CONFERENCE PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON CIRCUITS, DEVICES AND SYSTEMS (ICCDS) | 2017年
关键词
component; prescaler; true-single-phase-clock divider; low-power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new true-single-phase-clock (TSPC) divide-by-2/3 prescaler is presented in this work. By merging one of the branches of the TSPC D flip-flops (DFF) and the modified dual-modulus control circuit, we can realize a divide-by-2/3 prescaler with only 5-stage TSPC logic gates and fewer transistors compared with the conventional designs. Analysis shows that the load capacitance at output of the proposed prescaler can be much reduced, and the prescaler can operate as fast as a single TSPC flip-flop when working in the divide-by-3 mode. The proposed prescaler and the recently published works are both simulated in a low power 65nm CMOS process. From the simulation results, it is shown that the proposed divide-by-2/3 prescaler demonstrates the highest power efficiency among the referenced designs.
引用
收藏
页码:80 / 83
页数:4
相关论文
共 50 条
  • [21] A novel design of high-speed divide-by-3/4 counter for a dual-modulus prescaler
    Shih, Yi-Shing
    Tarng, Jenn-Hwan
    IEICE ELECTRONICS EXPRESS, 2006, 3 (12): : 276 - 280
  • [22] A Low Power 0.18-μm CMOS Phase Frequency Detector for High Speed PLL
    Minhad, K. N.
    Reaz, M. B. I.
    Jalil, J.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2014, 20 (09) : 29 - 34
  • [23] Evaluation of Low Power and High Speed CMOS Current Comparators
    Rahman, Labonnah Farzana
    Reaz, Mamun Bin Ibne
    Marufuzzaman, Mohammad
    Bin Mashur, Mujahidun
    Badal, Md. Torikul Islam
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2016, 17 (06) : 317 - 328
  • [24] A high-speed and low-power clock tree synthesis by dynamic clock scheduling
    Kurokawa, K
    Yasui, T
    Matsumura, Y
    Toyonaga, M
    Takahashi, A
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (12) : 2746 - 2755
  • [25] A low power high speed single phase clock level restoring 16T master-slave flip-flop
    Mishra, Alok Kumar
    Chopra, Urvashi
    Vaithiyanathan, D.
    Kaur, Baljit
    CIRCUIT WORLD, 2024, 50 (2/3) : 267 - 274
  • [26] Low Voltage, Low Power, High Linearity, High Speed CMOS Voltage Mode Analog Multiplier
    Akshatha, B. C.
    Kumar, A. Vijay
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 1120 - 1125
  • [27] A New Design of Low Power High Speed Hybrid CMOS Full Adder
    Agarwal, Mayur
    Agrawal, Neha
    Alam, Md. Anis
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 448 - 452
  • [28] A high speed, low power consumption LVDS interface for CMOS pixel sensors
    Shi, Zhan
    Tang, Zhenan
    Tian, Yong
    Hung Pham
    Valin, Isabelle
    Jaaskelainen, Kimmo
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2015, 769 : 52 - 58
  • [29] Low Power Design of High Speed CMOS Pulse Stream Neuron Circuit
    陈继伟
    石秉学
    半导体学报, 2000, (11) : 1064 - 1068
  • [30] Low power high-speed multithreshold voltage CMOS bus architectures
    Rjoub, A
    Koufopavlou, O
    COMPUTERS & ELECTRICAL ENGINEERING, 2004, 30 (04) : 269 - 280