Quantum Dot Gate Three-State and Nonvolatile Memory Field-Effect Transistors Using a ZnS/ZnMgS/ZnS Heteroepitaxial Stack as a Tunnel Insulator on Silicon-on-Insulator Substrates

被引:1
作者
Suarez, Ernesto [1 ]
Chan, Pik-Yiu [1 ]
Lingalugari, Murali [1 ]
Ayers, John E. [1 ]
Heller, Evan [2 ]
Jain, Faquir [1 ]
机构
[1] Univ Connecticut, Dept Elect & Comp Engn, Storrs, CT 06269 USA
[2] RSoft Design Grp, Ossining, NY USA
关键词
II-VI tunnel insulator; ZnS-ZnMgS; II-VI floating gate; SOI substrate; three state; nonvolatile memory; FETS;
D O I
10.1007/s11664-013-2724-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the use of II-VI lattice-matched gate insulators in quantum dot gate three-state and flash nonvolatile memory structures. Using silicon-on-insulator wafers we have fabricated GeO (x) -cladded Ge quantum dot (QD) floating gate nonvolatile memory field-effect transistor devices using ZnS-Zn0.95Mg0.05S-ZnS tunneling layers. The II-VI heteroepitaxial stack is nearly lattice-matched and is grown using metalorganic chemical vapor deposition on a silicon channel. This stack reduces the interface state density, improving threshold voltage variation, particularly in sub-22-nm devices. Simulations using self-consistent solutions of the Poisson and Schrodinger equations show the transfer of charge to the QD layers in three-state as well as nonvolatile memory cells.
引用
收藏
页码:3275 / 3282
页数:8
相关论文
共 15 条
[1]  
[Anonymous], NSTI NANOTECH
[2]  
Ayers J.E., 2007, Heteroepitaxy of Semiconductors: Theory, Growth and Characterization
[3]   Efficient quantum well to quantum dot tunneling: Analytical solutions [J].
Chuang, SL ;
Holonyak, N .
APPLIED PHYSICS LETTERS, 2002, 80 (07) :1270-1272
[4]  
Gogna M., 2010, 2 6 WORKSH NEW ORL L
[5]   Modeling of nonvolatile floating gate quantum dot memory [J].
Hasaneen, ES ;
Heller, E ;
Bansal, R ;
Huang, W ;
Jain, F .
SOLID-STATE ELECTRONICS, 2004, 48 (10-11) :2055-2059
[6]  
JAIN F, 2008, Patent No. 7368370
[7]  
Jain F. C., 2011, International Journal of High Speed Electronics and Systems, V20, P641, DOI 10.1142/S0129156411006933
[8]   Spatial Wavefunction-Switched (SWS) InGaAs FETs with II-VI Gate Insulators [J].
Jain, F. C. ;
Miller, B. ;
Suarez, E. ;
Chan, P. -Y. ;
Karmakar, S. ;
Al-Amoody, F. ;
Gogna, M. ;
Chandy, J. ;
Heller, E. .
JOURNAL OF ELECTRONIC MATERIALS, 2011, 40 (08) :1717-1726
[9]   Novel Quantum Dot Gate FETs and Nonvolatile Memories Using Lattice-Matched II-VI Gate Insulators [J].
Jain, F. C. ;
Suarez, E. ;
Gogna, M. ;
Alamoody, F. ;
Butkiewicus, D. ;
Hohner, R. ;
Liaskas, T. ;
Karmakar, S. ;
Chan, P. -Y. ;
Miller, B. ;
Chandy, J. ;
Heller, E. .
JOURNAL OF ELECTRONIC MATERIALS, 2009, 38 (08) :1574-1578
[10]  
Karmakar S., 2011, J ELECT MAT, V15, P1769