Low power dynamic logic circuit design using a pseudo dynamic buffer

被引:16
作者
Tang, Fang [1 ]
Bermak, Amine [1 ]
Gu, Zhouye [1 ]
机构
[1] Hong Kong Univ Sci & Technol, ECE Dept, Kowloon, Hong Kong, Peoples R China
关键词
Dynamic logic; Pseudo dynamic buffer; Precharge pulse; Low power domino logic; HIGH-SPEED;
D O I
10.1016/j.vlsi.2011.08.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a pseudo dynamic buffer (PDB) for footed domino logic circuit implementation. Using the proposed PDB structure, the output pulse during the precharge process is prevented from propagating to the output stage, as is the case in conventional case. As a result, up to half of the power is saved compared to a conventional domino gate, while improving the sampling window of the dynamic gate. This PDB structure is applicable not only for Pull-down network (N-type) dynamic logic, but also for Pull-up networks (P-type). Simulation results illustrate improved performance using the proposed scheme compared to the conventional dynamic logic for different loading conditions, clock frequencies and logic functions. In addition, our proposed design reduces the clock loading from conventional three to two transistors. As a result, the proposed scheme significantly saves power due to lower load capacitance on the clock bus. Test structures are fabricated in 0.35 mu m CMOS technology. Measurement results validate the proposed concept and illustrate power saving as compared to conventional design. (C) 2011 Elsevier B.V. All rights reserved.
引用
收藏
页码:395 / 404
页数:10
相关论文
共 17 条
  • [1] Fast low-power decoders for RAMs
    Amrutur, BS
    Horowitz, MA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (10) : 1506 - 1515
  • [2] Anders M., 2002, 2002 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.02CH37315), P410, DOI 10.1109/ISSCC.2002.993106
  • [3] Bhavnagarwala A., 2004, IEEE S VLSI CIRC JUN, P291
  • [4] A third-generation SPARC V964-B microprocessor
    Heald, R
    Aingaran, K
    Amir, C
    Ang, M
    Boland, M
    Dixit, P
    Gouldsberry, G
    Greenley, D
    Grinberg, J
    Hart, J
    Horel, T
    Hsu, WJ
    Kaku, J
    Kim, C
    Kim, S
    Klass, F
    Kwan, H
    Lauterbach, G
    Lo, R
    McIntyre, H
    Mehta, A
    Murata, D
    Nguyen, S
    Pai, YP
    Patel, S
    Shin, K
    Tam, K
    Vishwanthaiah, S
    Wu, J
    Yee, G
    You, E
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) : 1526 - 1538
  • [5] HIGH-SPEED COMPACT CIRCUITS WITH CMOS
    KRAMBECK, RH
    LEE, CM
    LAW, HFS
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (03) : 614 - 619
  • [6] Domino logic with variable threshold voltage keeper
    Kursun, V
    Friedman, EG
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) : 1080 - 1093
  • [7] A leakage current replica keeper for dynamic circuits
    Lih, Yolin
    Tzartzanis, Nestoras
    Walker, William W.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) : 48 - 55
  • [8] Noise-tolerance improvement in dynamic CMOS logic circuits
    Mendoza-Hernandez, F.
    Linares-Aranda, M.
    Champac, V.
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (06): : 565 - 573
  • [9] NEIL HEW, 2004, PRINCIPLES CMOS VLSI
  • [10] Circuit design techniques for a gigahertz integer microprocessor
    Nowka, KJ
    Galambos, T
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 11 - 16