Neural parallel-hierarchical-matching scheduler for input-buffered packet switches

被引:1
作者
González-Castaño, FJ
López-Bravo, C
Asorey-Cacheda, R
Pousada-Carballo, JM
Rodríguez-Hernández, PS
机构
[1] Univ Vigo, ETSI Telecommun, Dept Ingn Telemat, Vigo 36200, Spain
[2] Univ Politecn Cartagena, Dept Technol Informac & Commun, Cartagena 30202, Spain
关键词
scheduling; switching; VOQ;
D O I
10.1109/4234.1001670
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
Input-buffered packet switches boosted with high-performance schedulers achieve near-100% throughput. Several authors have proposed the use of neural schedulers. These schedulers have a fast theoretical convergence, but the standard deviation of the number of iterations required can be arbitrarily large. In a previous paper, the authors proposed a hybrid digital-neural scheduler, HBRTNS, with bounded response time: O(N) clock steps. As an evolution of that concept, the authors present a two-stage neural Parallel-Hierarchical-Matching scheduler (nPHM), which generates high quality solutions in few clock steps. We present numerical comparisons with diverse state-of-the-art algorithms and the ideal output-buffered case.
引用
收藏
页码:220 / 222
页数:3
相关论文
共 15 条
[1]   SURVEY OF ATM SWITCH ARCHITECTURES [J].
AWDEH, RY ;
MOUFTAH, HT .
COMPUTER NETWORKS AND ISDN SYSTEMS, 1995, 27 (12) :1567-1613
[2]  
Goudreau M. W., 2000, Proceedings IEEE INFOCOM 2000. Conference on Computer Communications. Nineteenth Annual Joint Conference of the IEEE Computer and Communications Societies (Cat. No.00CH37064), P1634, DOI 10.1109/INFCOM.2000.832562
[3]   2-DIMENSIONAL ROUND-ROBIN SCHEDULERS FOR PACKET SWITCHES WITH MULTIPLE-INPUT QUEUES [J].
LAMAIRE, RO ;
SERPANOS, DN .
IEEE-ACM TRANSACTIONS ON NETWORKING, 1994, 2 (05) :471-482
[4]   SEQUENTIAL PROCEDURE FOR DETERMINING THE LENGTH OF A STEADY-STATE SIMULATION [J].
LAW, AM ;
CARSON, JS .
OPERATIONS RESEARCH, 1979, 27 (05) :1011-1025
[5]   On the stability of input-queued switches with speed-up [J].
Leonardi, E ;
Mellia, M ;
Neri, F ;
Marsan, MA .
IEEE-ACM TRANSACTIONS ON NETWORKING, 2001, 9 (01) :104-118
[6]   Neural scheduler for real-time packet switching [J].
Leung, YW .
ELECTRONICS LETTERS, 1998, 34 (07) :632-633
[7]   NEURAL SCHEDULING ALGORITHMS FOR TIME-MULTIPLEX SWITCHES [J].
LEUNG, YW .
IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1994, 12 (09) :1481-1487
[8]  
LIEW SC, 1990, GLOBECOM 90 - IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE & EXHIBITION, VOLS 1-3, P1919, DOI 10.1109/GLOCOM.1990.116814
[9]  
MALGOSASANAHUJA J, 2000, THESIS U ZARAGOZA ZA
[10]   The iSLIP scheduling algorithm for input-queued switches [J].
McKeown, N .
IEEE-ACM TRANSACTIONS ON NETWORKING, 1999, 7 (02) :188-201