Logic synthesis for large pass transistor circuits

被引:0
|
作者
Buch, P
Narayan, A
Newton, AR
SangiovanniVincentelli, A
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Pass transistor logic (PTL) can be a promising alternative to static CMOS for deep sub-micron design. In this work. rye motivate the need for CAD algorithm for PTL circuit design and propose decomposed BDDs as a suitable logic level representation for synthesis of PTL network. Decomposed BDDs can represent large, arbitrary functions as a multistage circuit and can exploit the natural, efficient mapping of a BDD to PTL. A comprehensive synthesis flow based on decomposed BDDs is outlined for PTL design. We show that the proposed approach allows us to make logic-level optimizations similar to the traditional multi-level network based synthesis flow for static CMOS, and also makes possible optimizations with a direct impact on area, delay and power of the final circuit implementation which do not have any equivalent in the traditional approach. We also present a set of heuristical algorithms to synthesize PTL circuits optimized for area, delay and power which are key to the proposed synthesis flow. Experimental results on ISCAS benchmark circuits show, that our technique yields PTL circuits with substantial improvements over static CMOS designs. In addition, to the best of our knowledge this is the first time PTL circuits have been synthesized for the entire ISCAS benchmark set.
引用
收藏
页码:663 / 670
页数:8
相关论文
共 50 条
  • [21] Area-oriented synthesis for Pass-Transistor Logic
    Chaudhry, R
    Liu, TH
    Aziz, A
    Burns, JL
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 160 - 167
  • [22] An efficient algorithm for low power pass transistor logic synthesis
    Shelar, RS
    Sapatnekar, SS
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 87 - 92
  • [23] Synthesis of high-speed pass-transistor logic
    Oklobdzija, VG
    Duchene, B
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (11): : 974 - 976
  • [24] Near-Threshold Computing of Clocked Adiabatic Logic with Complementary Pass-Transistor Logic Circuits
    Wu, Yangbo
    Hu, Jianping
    JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (03) : 393 - 402
  • [25] One-Pass Logic Synthesis for Graphene-Based Pass-XNOR Logic Circuits
    Tenace, Valerio
    Calimera, Andrea
    Macii, Enrico
    Poncino, Massimo
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [26] Logic Synthesis of Pass-Gate Logic Circuits With Emerging Ambipolar Technologies
    Tenace, Valerio
    Calimera, Andrea
    Macii, Enrico
    Poncino, Massimo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (02) : 397 - 410
  • [27] High Performance Sequential Circuits with Adiabatic Complementary Pass-Transistor Logic (ACPL)
    Kumar, Ch. Praveen
    Tripathy, S. K.
    Tripathi, Rajeev
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 1063 - 1066
  • [28] CMOS-based carbon nanotube pass-transistor logic integrated circuits
    Li Ding
    Zhiyong Zhang
    Shibo Liang
    Tian Pei
    Sheng Wang
    Yan Li
    Weiwei Zhou
    Jie Liu
    Lian-Mao Peng
    Nature Communications, 3
  • [29] Design of dynamic pass-transistor logic circuits using 123 decision diagrams
    Jaekel, A
    Bandyopadhyay, S
    Jullien, GA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1998, 45 (11) : 1172 - 1181
  • [30] Testability of 123DD based differential pass-transistor logic circuits
    Jaekel, A
    IMTC/99: PROCEEDINGS OF THE 16TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS. 1-3, 1999, : 1782 - 1787