Logic synthesis for large pass transistor circuits

被引:0
|
作者
Buch, P
Narayan, A
Newton, AR
SangiovanniVincentelli, A
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Pass transistor logic (PTL) can be a promising alternative to static CMOS for deep sub-micron design. In this work. rye motivate the need for CAD algorithm for PTL circuit design and propose decomposed BDDs as a suitable logic level representation for synthesis of PTL network. Decomposed BDDs can represent large, arbitrary functions as a multistage circuit and can exploit the natural, efficient mapping of a BDD to PTL. A comprehensive synthesis flow based on decomposed BDDs is outlined for PTL design. We show that the proposed approach allows us to make logic-level optimizations similar to the traditional multi-level network based synthesis flow for static CMOS, and also makes possible optimizations with a direct impact on area, delay and power of the final circuit implementation which do not have any equivalent in the traditional approach. We also present a set of heuristical algorithms to synthesize PTL circuits optimized for area, delay and power which are key to the proposed synthesis flow. Experimental results on ISCAS benchmark circuits show, that our technique yields PTL circuits with substantial improvements over static CMOS designs. In addition, to the best of our knowledge this is the first time PTL circuits have been synthesized for the entire ISCAS benchmark set.
引用
收藏
页码:663 / 670
页数:8
相关论文
共 50 条
  • [1] Efficient pass-transistor-logic synthesis for sequential circuits
    Hsiao, Shen-Fu
    Tsai, Ming-Yu
    Wen, Chia-Sheng
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1631 - +
  • [2] Recursive bipartitioning of BDDs for performance driven synthesis of pass transistor logic circuits
    Shelar, RS
    Sapatnekar, SS
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 449 - 452
  • [3] Symbolic algorithms for layout-oriented synthesis of pass transistor logic circuits
    Ferrandi, F
    Macii, A
    Macii, E
    Poncino, M
    Scarsi, R
    Somenzi, F
    1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 235 - 241
  • [4] Significance of Pass Transistor Logic in Organic Electronic Circuits
    Rathod, Arun Pratap Singh
    Mittal, Poornima
    Kumar, Brijesh
    Jain, Anamika Bhatia
    2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 1240 - 1244
  • [5] Evaluation time estimation for pass transistor logic circuits
    Prasad, PWC
    Mills, BI
    Assi, A
    Raseen, M
    Senanayake, SMNA
    Prasad, VC
    DELTA 2006: THIRD IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, 2006, : 422 - +
  • [6] Constructing testable differential pass-transistor logic circuits
    Jaekel, A
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2002, 27 (02): : 83 - 87
  • [7] Fault characterisation of Complementary Pass-transistor Logic circuits
    Aziz, SM
    Rashid, ABMH
    Karim, M
    2000 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2000, : 80 - 84
  • [8] General design method for complementary pass transistor logic circuits
    Avci, M
    Yidirim, T
    ELECTRONICS LETTERS, 2003, 39 (01) : 46 - 48
  • [9] Design of submicrometer CMOS differential pass-transistor logic circuits
    Pasternak, John H.
    Salama, C.Andre T.
    IEEE Journal of Solid-State Circuits, 1991, 26 (09): : 1249 - 1258
  • [10] Fault characterisation and testability issues of complementary pass transistor logic circuits
    Faisal, M
    Hasib, A
    Rashid, ABMH
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (03): : 215 - 222