High-speed Design of Adaptive LDPC Codes for Wireless Networks

被引:1
作者
He, Zhiyong [1 ]
Roy, Sebastien [1 ]
机构
[1] Univ Laval, Dept Elect & Comp Engn, Quebec City, PQ G1K 7P4, Canada
来源
2008 Joint IEEE North-East Workshop on Circuits and Systems and TAISA Conference | 2008年
关键词
D O I
10.1109/NEWCAS.2008.4606368
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a class of adaptive low-density parity-check (LDPC) codes for reliable data transmission in wireless networks, i.e. the code rate can be adapted according to channel conditions to maximize the total capacity. Constructed from shifted identity matrices, the first advantage of the proposed codes is that these codes are particularly well-suitable for the high-speed implementation of parallel encoders and parallel decoders. Since a unique mother parity check matrix is used to construct LDPC codes with several code rates, the second great advantage of the proposed codes is that a single universal encoder (decoder) is adequate to encode (decode) multi-rate codes, which makes it possible to efficiently implement multi-rate LDPC codes in a subscriber station. The implementation results into Held programmable gate array (FPGA) devices indicate that a universal parallel encoder for LDPC codes with 9 code rates is capable of reaching a throughput above 3.6 Gigabit per second by using a clock frequency of 300 MHz and consuming only 1% of the total resources in a typical FPGA device.
引用
收藏
页码:249 / 252
页数:4
相关论文
共 8 条
[1]  
[Anonymous], 2006, IEEE Standard 802.16--2005
[2]  
[Anonymous], 80211 IEEE
[3]   On the design of low-density parity-check codes within 0.0045 dB of the Shannon limit [J].
Chung, SY ;
Forney, GD ;
Richardson, TJ ;
Urbanke, R .
IEEE COMMUNICATIONS LETTERS, 2001, 5 (02) :58-60
[4]  
Gallager R. G, 1962, IEEE T INFORM THEORY, V39, P37
[5]   Lowering error floor of LDPC codes using a joint row-column decoding algorithm [J].
He, Zhiyong ;
Roy, Sebastien ;
Fortier, Paul .
2007 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-14, 2007, :920-925
[6]   FPGA implementation of LDPC decoders based on joint row-column decoding algorithm [J].
He, Zhiyong ;
Roy, Sebastien ;
Fortier, Paul .
2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, :1653-1656
[7]   A class of irregular LDPC codes with low error floor and low encoding complexity [J].
He, Zhiyong ;
Fortier, Paul ;
Roy, Sebastien .
IEEE COMMUNICATIONS LETTERS, 2006, 10 (05) :372-374
[8]   Design of capacity-approaching irregular low-density parity-check codes [J].
Richardson, TJ ;
Shokrollahi, MA ;
Urbanke, RL .
IEEE TRANSACTIONS ON INFORMATION THEORY, 2001, 47 (02) :619-637