An analytical two dimensional subthreshold behavior model to study the nanoscale GCGS DG Si MOSFET including interfacial trap effects

被引:15
作者
Bentrcia, T. [1 ]
Djeffal, F. [2 ,3 ]
Chandi, M. [3 ]
机构
[1] Univ Batna, Dept Phys, Batna 05000, Algeria
[2] Univ Batna, Dept Elect, LEA, Batna 05000, Algeria
[3] Univ Batna, Dept Phys, LEPCM, Batna 05000, Algeria
关键词
DRAIN CURRENT MODEL; GATE; CHARGE;
D O I
10.1016/j.microrel.2012.12.005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In order to pursue the miniaturization process as predicted by Moor's law and go beyond actual reached lengths, more condensed efforts should be focused not only on looking for higher mobility materials but also on improving existing topologies of nanocircuit digital devices, which are the corner stone of currently used information storage supports. Therefore, the aim of this paper is to provide a quantitative analysis about the efficiency of our proposed structure Graded Channel Gate Stack Double Gate on Si MOSFET (GCGS DG Si MOSFET) in remedying the short channel and hot carrier degradation effects. The analysis is carried out by using an analytical 2-D subthreshold behavior model consolidated with numerical simulations (SILVACO), where the proposed structure shows an improvement and immunity against the hot carriers in terms of threshold voltage and swing factor. Moreover, the developed analytical models including the device immunity effect are compared with those of the conventional DG MOSFET, where a significant enhanced performance is predicted for the case of our proposed design. Consequently, it can be reasonably claimed that the (GCGS) DG Si MOSFET structure can alleviate the short channel and hot carrier degradation effects and further improves the device reliability for the nanoelectronic digital applications. (C) 2012 Elsevier Ltd. All rights reserved.
引用
收藏
页码:520 / 527
页数:8
相关论文
共 22 条
[1]   A two-dimensional analytical subthreshold behavior analysis including hot-carrier effect for nanoscale Gate Stack Gate All Around (GASGAA) MOSFETs [J].
Abdi, M. A. ;
Djeffal, F. ;
Dibi, Z. ;
Arar, D. .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2011, 10 (1-2) :179-185
[2]  
[Anonymous], 2008, ATL US MAN
[3]  
Bentrcia T, 2011, SERIES ELECT ENG DEV, P135
[4]   Continuous analytic I-V model for GS DG MOSFETs including hot-carrier degradation effects [J].
Bentrcia, Toufik ;
Djeffal, Faycal ;
Benhaya, Abdel Hamid .
JOURNAL OF SEMICONDUCTORS, 2012, 33 (01)
[5]  
Choi C, 2002, THESIS STANFORD U CA
[6]   HOT-CARRIER DEGRADATION IN MOSFETS - A CHARGE PUMPING STUDY [J].
DAS, NC ;
NATHAN, V .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 1993, 8 (04) :549-554
[7]   Analytical Model of Subthreshold Current and Slope for Asymmetric 4-T and 3-T Double-Gate MOSFETs [J].
Dey, Aritra ;
Chakravorty, Anjan ;
DasGupta, Nandita ;
DasGupta, Amitava .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (12) :3442-3449
[8]   Drain current model for undoped Gate Stack Double Gate (GSDG) MOSFETs including the hot-carrier degradation effects [J].
Djeffal, F. ;
Bentrcia, T. ;
Abdi, M. A. ;
Bendib, T. .
MICROELECTRONICS RELIABILITY, 2011, 51 (03) :550-555
[9]   A two-dimensional analytical analysis of subthreshold behavior to study the scaling capability of nanoscale graded channel gate stack DG MOSFETs [J].
Djeffal, F. ;
Meguellati, M. ;
Benhaya, A. .
PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2009, 41 (10) :1872-1877
[10]   Analytical analysis of nanoscale multiple gate MOSFETs including effects of hot-carrier induced interface charges [J].
Djeffal, F. ;
Ghoggali, Z. ;
Dibi, Z. ;
Lakhdar, N. .
MICROELECTRONICS RELIABILITY, 2009, 49 (04) :377-381