Layout-aware Selection of Trace Signals for Post-Silicon Debug

被引:4
|
作者
Thakyal, Prateek [1 ]
Mishra, Prabhat [2 ]
机构
[1] Univ Florida, ECE, Gainesville, FL 32611 USA
[2] Univ Florida, CISE, Gainesville, FL 32611 USA
来源
2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI) | 2014年
关键词
Post-Silicon Debug; Signal Selection; Layout; RESTORATION;
D O I
10.1109/ISVLSI.2014.19
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Post-silicon debug is widely acknowledged as a bottleneck in SoC design methodology. A major challenge during post-silicon debug is the limited observability of internal signals. Existing approaches try to select a small set of beneficial trace signals that can maximize observability. Unfortunately, these techniques do not consider design constraints such as routability of the selected signals or routing congestion. Therefore, in reality, it may not be possible to route the selected signals. We propose a layout-aware signal selection algorithm that takes into account both observability and routing congestion. Our experimental results demonstrate that our proposed approach can select routing friendly trace signals with negligible impact on observability.
引用
收藏
页码:327 / 332
页数:6
相关论文
共 50 条
  • [21] Trace Buffer Attack: Security versus Observability Study in Post-Silicon Debug
    Huang, Yuanwen
    Chattopadhyay, Anupam
    Mishra, Prabhat
    2015 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2015, : 355 - 360
  • [22] A Post-Silicon Trace Analysis Approach for System-on-Chip Protocol Debug
    Cao, Yuting
    Zheng, Hao
    Palombo, Hernan
    Ray, Sandip
    Yang, Jin
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 177 - 184
  • [23] On Trace Buffer Reuse-Based Trigger Generation in Post-Silicon Debug
    Cheng, Yun
    Li, Huawei
    Wang, Ying
    Shen, Haihua
    Liu, Bo
    Li, Xiaowei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (10) : 2166 - 2179
  • [24] Dynamic Trace Signal Selection for Post-Silicon Validation
    Han, Kihyuk
    Yang, Joon-Sung
    Abraham, Jacob A.
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : 302 - 307
  • [25] Efficient Hierarchical Post-Silicon Validation and Debug
    Kalimuthu, Pandy
    Basu, Kanad
    Schafer, Benjamin Carrion
    2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, : 258 - 263
  • [26] BackSpace: Formal Analysis for Post-Silicon Debug
    De Paula, Flavio M.
    Gort, Marcel
    Hu, Alan J.
    Wilton, Steven J. E.
    Yang, Jin
    2008 FORMAL METHODS IN COMPUTER-AIDED DESIGN, 2008, : 35 - +
  • [27] On Multiplexed Signal Tracing for Post-Silicon Debug
    Liu, Xiao
    Xu, Qiang
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 685 - 690
  • [28] Layout-aware Signal Selection in Reconfigurable Architectures
    Thakyal, Prateek
    Mishra, Prabhat
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [29] Combinational Hybrid Signal Selection With Updated Reachability Lists for Post-Silicon Debug
    Beigmohammadi, Siamack
    Alizadeh, Bijan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (01) : 272 - 276
  • [30] QED Post-Silicon Validation and Debug Invited Abstract
    Lin, David
    Mitra, Subhasish
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 62 - 62